Line 1... |
Line 1... |
; Copyright 1991-2008 Mentor Graphics Corporation
|
; Copyright 1991-2009 Mentor Graphics Corporation
|
;
|
;
|
; All Rights Reserved.
|
; All Rights Reserved.
|
;
|
;
|
; THIS WORK CONTAINS TRADE SECRET AND PROPRIETARY INFORMATION WHICH IS THE PROPERTY OF
|
; THIS WORK CONTAINS TRADE SECRET AND PROPRIETARY INFORMATION WHICH IS THE PROPERTY OF
|
; MENTOR GRAPHICS CORPORATION OR ITS LICENSORS AND IS SUBJECT TO LICENSE TERMS.
|
; MENTOR GRAPHICS CORPORATION OR ITS LICENSORS AND IS SUBJECT TO LICENSE TERMS.
|
Line 13... |
Line 13... |
vital2000 = $MODEL_TECH/../vital2000
|
vital2000 = $MODEL_TECH/../vital2000
|
std_developerskit = $MODEL_TECH/../std_developerskit
|
std_developerskit = $MODEL_TECH/../std_developerskit
|
synopsys = $MODEL_TECH/../synopsys
|
synopsys = $MODEL_TECH/../synopsys
|
modelsim_lib = $MODEL_TECH/../modelsim_lib
|
modelsim_lib = $MODEL_TECH/../modelsim_lib
|
sv_std = $MODEL_TECH/../sv_std
|
sv_std = $MODEL_TECH/../sv_std
|
mtiAvm = $MODEL_TECH/../avm
|
|
mtiOvm = $MODEL_TECH/../ovm
|
; Altera Primitive libraries
|
mtiUPF = $MODEL_TECH/../upf_lib
|
;
|
floatfixlib = $MODEL_TECH/../floatfixlib
|
; VHDL Section
|
;vhdl_psl_checkers = $MODEL_TECH/../vhdl_psl_checkers // Source files only for this release
|
;
|
;verilog_psl_checkers = $MODEL_TECH/../verilog_psl_checkers // Source files only for this release
|
altera_mf = $MODEL_TECH/../altera/vhdl/altera_mf
|
;mvc_lib = $MODEL_TECH/../mvc_lib
|
altera = $MODEL_TECH/../altera/vhdl/altera
|
|
lpm = $MODEL_TECH/../altera/vhdl/220model
|
|
220model = $MODEL_TECH/../altera/vhdl/220model
|
|
max = $MODEL_TECH/../altera/vhdl/max
|
|
maxii = $MODEL_TECH/../altera/vhdl/maxii
|
|
stratix = $MODEL_TECH/../altera/vhdl/stratix
|
|
stratixii = $MODEL_TECH/../altera/vhdl/stratixii
|
|
stratixiigx = $MODEL_TECH/../altera/vhdl/stratixiigx
|
|
hardcopyii = $MODEL_TECH/../altera/vhdl/hardcopyii
|
|
hardcopyiii = $MODEL_TECH/../altera/vhdl/hardcopyiii
|
|
hardcopyiv = $MODEL_TECH/../altera/vhdl/hardcopyiv
|
|
cyclone = $MODEL_TECH/../altera/vhdl/cyclone
|
|
cycloneii = $MODEL_TECH/../altera/vhdl/cycloneii
|
|
cycloneiii = $MODEL_TECH/../altera/vhdl/cycloneiii
|
|
cycloneiiils = $MODEL_TECH/../altera/vhdl/cycloneiiils
|
|
sgate = $MODEL_TECH/../altera/vhdl/sgate
|
|
stratixgx = $MODEL_TECH/../altera/vhdl/stratixgx
|
|
altgxb = $MODEL_TECH/../altera/vhdl/altgxb
|
|
stratixgx_gxb = $MODEL_TECH/../altera/vhdl/stratixgx_gxb
|
|
stratixiigx_hssi = $MODEL_TECH/../altera/vhdl/stratixiigx_hssi
|
|
arriagx_hssi = $MODEL_TECH/../altera/vhdl/arriagx_hssi
|
|
arriaii = $MODEL_TECH/../altera/vhdl/arriaii
|
|
arriaii_hssi = $MODEL_TECH/../altera/vhdl/arriaii_hssi
|
|
arriaii_pcie_hip = $MODEL_TECH/../altera/vhdl/arriaii_pcie_hip
|
|
arriagx = $MODEL_TECH/../altera/vhdl/arriagx
|
|
altgxb_lib = $MODEL_TECH/../altera/vhdl/altgxb
|
|
stratixiv = $MODEL_TECH/../altera/vhdl/stratixiv
|
|
stratixiv_hssi = $MODEL_TECH/../altera/vhdl/stratixiv_hssi
|
|
stratixiv_pcie_hip = $MODEL_TECH/../altera/vhdl/stratixiv_pcie_hip
|
|
cycloneiv = $MODEL_TECH/../altera/vhdl/cycloneiv
|
|
cycloneiv_hssi = $MODEL_TECH/../altera/vhdl/cycloneiv_hssi
|
|
cycloneiv_pcie_hip = $MODEL_TECH/../altera/vhdl/cycloneiv_pcie_hip
|
|
hardcopyiv_hssi = $MODEL_TECH/../altera/vhdl/hardcopyiv_hssi
|
|
hardcopyiv_pcie_hip = $MODEL_TECH/../altera/vhdl/hardcopyiv_pcie_hip
|
|
;
|
|
; Verilog Section
|
|
;
|
|
altera_mf_ver = $MODEL_TECH/../altera/verilog/altera_mf
|
|
altera_ver = $MODEL_TECH/../altera/verilog/altera
|
|
lpm_ver = $MODEL_TECH/../altera/verilog/220model
|
|
220model_ver = $MODEL_TECH/../altera/verilog/220model
|
|
max_ver = $MODEL_TECH/../altera/verilog/max
|
|
maxii_ver = $MODEL_TECH/../altera/verilog/maxii
|
|
stratix_ver = $MODEL_TECH/../altera/verilog/stratix
|
|
stratixii_ver = $MODEL_TECH/../altera/verilog/stratixii
|
|
stratixiigx_ver = $MODEL_TECH/../altera/verilog/stratixiigx
|
|
arriagx_ver = $MODEL_TECH/../altera/verilog/arriagx
|
|
hardcopyii_ver = $MODEL_TECH/../altera/verilog/hardcopyii
|
|
hardcopyiii_ver = $MODEL_TECH/../altera/verilog/hardcopyiii
|
|
hardcopyiv_ver = $MODEL_TECH/../altera/verilog/hardcopyiv
|
|
cyclone_ver = $MODEL_TECH/../altera/verilog/cyclone
|
|
cycloneii_ver = $MODEL_TECH/../altera/verilog/cycloneii
|
|
cycloneiii_ver = $MODEL_TECH/../altera/verilog/cycloneiii
|
|
cycloneiiils_ver = $MODEL_TECH/../altera/verilog/cycloneiiils
|
|
sgate_ver = $MODEL_TECH/../altera/verilog/sgate
|
|
stratixgx_ver = $MODEL_TECH/../altera/verilog/stratixgx
|
|
altgxb_ver = $MODEL_TECH/../altera/verilog/altgxb
|
|
stratixgx_gxb_ver = $MODEL_TECH/../altera/verilog/stratixgx_gxb
|
|
stratixiigx_hssi_ver = $MODEL_TECH/../altera/verilog/stratixiigx_hssi
|
|
arriagx_hssi_ver = $MODEL_TECH/../altera/verilog/arriagx_hssi
|
|
arriaii_ver = $MODEL_TECH/../altera/verilog/arriaii
|
|
arriaii_hssi_ver = $MODEL_TECH/../altera/verilog/arriaii_hssi
|
|
arriaii_pcie_hip_ver = $MODEL_TECH/../altera/verilog/arriaii_pcie_hip
|
|
stratixiii_ver = $MODEL_TECH/../altera/verilog/stratixiii
|
|
stratixiii = $MODEL_TECH/../altera/vhdl/stratixiii
|
|
stratixiv_ver = $MODEL_TECH/../altera/verilog/stratixiv
|
|
stratixiv_hssi_ver = $MODEL_TECH/../altera/verilog/stratixiv_hssi
|
|
stratixiv_pcie_hip_ver = $MODEL_TECH/../altera/verilog/stratixiv_pcie_hip
|
|
cycloneiv_ver = $MODEL_TECH/../altera/verilog/cycloneiv
|
|
cycloneiv_hssi_ver = $MODEL_TECH/../altera/verilog/cycloneiv_hssi
|
|
cycloneiv_pcie_hip_ver = $MODEL_TECH/../altera/verilog/cycloneiv_pcie_hip
|
|
hardcopyiv_hssi_ver = $MODEL_TECH/../altera/verilog/hardcopyiv_hssi
|
|
hardcopyiv_pcie_hip_ver = $MODEL_TECH/../altera/verilog/hardcopyiv_pcie_hip
|
|
|
work = work
|
work = work
|
[vcom]
|
[vcom]
|
; VHDL93 variable selects language version as the default.
|
; VHDL93 variable selects language version as the default.
|
; Default is VHDL-2002.
|
; Default is VHDL-2002.
|
Line 70... |
Line 142... |
; IgnoreVitalErrors = 1
|
; IgnoreVitalErrors = 1
|
|
|
; Turn off VITAL compliance checking warnings. Default is to show warnings.
|
; Turn off VITAL compliance checking warnings. Default is to show warnings.
|
; Show_VitalChecksWarnings = 0
|
; Show_VitalChecksWarnings = 0
|
|
|
; Turn off PSL assertion warning messages. Default is to show warnings.
|
|
; Show_PslChecksWarnings = 0
|
|
|
|
; Enable parsing of embedded PSL assertions. Default is enabled.
|
|
; EmbeddedPsl = 0
|
|
|
|
; Keep silent about case statement static warnings.
|
; Keep silent about case statement static warnings.
|
; Default is to give a warning.
|
; Default is to give a warning.
|
; NoCaseStaticError = 1
|
; NoCaseStaticError = 1
|
|
|
; Keep silent about warnings caused by aggregates that are not locally static.
|
; Keep silent about warnings caused by aggregates that are not locally static.
|
; Default is to give a warning.
|
; Default is to give a warning.
|
; NoOthersStaticError = 1
|
; NoOthersStaticError = 1
|
|
|
; Treat as errors:
|
|
; case statement static warnings
|
|
; warnings caused by aggregates that are not locally static
|
|
; Overrides NoCaseStaticError, NoOthersStaticError settings.
|
|
; PedanticErrors = 1
|
|
|
|
; Turn off inclusion of debugging info within design units.
|
; Turn off inclusion of debugging info within design units.
|
; Default is to include debugging info.
|
; Default is to include debugging info.
|
; NoDebug = 1
|
; NoDebug = 1
|
|
|
; Turn off "Loading..." messages. Default is messages on.
|
; Turn off "Loading..." messages. Default is messages on.
|
Line 105... |
Line 165... |
|
|
; Activate optimizations on expressions that do not involve signals,
|
; Activate optimizations on expressions that do not involve signals,
|
; waits, or function/procedure/task invocations. Default is off.
|
; waits, or function/procedure/task invocations. Default is off.
|
; ScalarOpts = 1
|
; ScalarOpts = 1
|
|
|
; Turns on lint-style checking.
|
|
; Show_Lint = 1
|
|
|
|
; Require the user to specify a configuration for all bindings,
|
; Require the user to specify a configuration for all bindings,
|
; and do not generate a compile time default binding for the
|
; and do not generate a compile time default binding for the
|
; component. This will result in an elaboration error of
|
; component. This will result in an elaboration error of
|
; 'component not bound' if the user fails to do so. Avoids the rare
|
; 'component not bound' if the user fails to do so. Avoids the rare
|
; issue of a false dependency upon the unused default binding.
|
; issue of a false dependency upon the unused default binding.
|
; RequireConfigForAllDefaultBinding = 1
|
; RequireConfigForAllDefaultBinding = 1
|
|
|
; Perform default binding at compile time.
|
|
; Default is to do default binding at load time.
|
|
; BindAtCompile = 1;
|
|
|
|
; Inhibit range checking on subscripts of arrays. Range checking on
|
; Inhibit range checking on subscripts of arrays. Range checking on
|
; scalars defined with subtypes is inhibited by default.
|
; scalars defined with subtypes is inhibited by default.
|
; NoIndexCheck = 1
|
; NoIndexCheck = 1
|
|
|
; Inhibit range checks on all (implicit and explicit) assignments to
|
; Inhibit range checks on all (implicit and explicit) assignments to
|
; scalar objects defined with subtypes.
|
; scalar objects defined with subtypes.
|
; NoRangeCheck = 1
|
; NoRangeCheck = 1
|
|
|
; Run the 0-in compiler on the VHDL source files
|
|
; Default is off.
|
|
; ZeroIn = 1
|
|
|
|
; Set the options to be passed to the 0-in compiler.
|
|
; Default is "".
|
|
; ZeroInOptions = ""
|
|
|
|
; Turn on code coverage in VHDL design units. Default is off.
|
|
; Coverage = sbceft
|
|
|
|
; Turn off code coverage in VHDL subprograms. Default is on.
|
|
; CoverageSub = 0
|
|
|
|
; Automatically exclude VHDL case statement default branches.
|
|
; Default is to not exclude.
|
|
; CoverExcludeDefault = 1
|
|
|
|
; Control compiler and VOPT optimizations that are allowed when
|
|
; code coverage is on. Refer to the comment for this in the [vlog] area.
|
|
; CoverOpt = 3
|
|
|
|
; Inform code coverage optimizations to respect VHDL 'H' and 'L'
|
|
; values on signals in conditions and expressions, and to not automatically
|
|
; convert them to '1' and '0'. Default is to not convert.
|
|
; CoverRespectHandL = 0
|
|
|
|
; Increase or decrease the maximum number of rows allowed in a UDP table
|
|
; implementing a VHDL condition coverage or expression coverage expression.
|
|
; More rows leads to a longer compile time, but more expressions covered.
|
|
; CoverMaxUDPRows = 192
|
|
|
|
; Increase or decrease the maximum number of input patterns that are present
|
|
; in FEC table. This leads to a longer compile time with more expressions
|
|
; covered with FEC metric.
|
|
; CoverMaxFECRows = 192
|
|
|
|
; Enable or disable Focused Expression Coverage analysis for conditions and
|
|
; expressions. Focused Expression Coverage data is provided by default when
|
|
; expression and/or condition coverage is active.
|
|
; CoverageFEC = 0
|
|
|
|
; Enable or disable short circuit evaluation of conditions and expressions when
|
|
; condition or expression coverage is active. Short circuit evaluation is enabled
|
|
; by default.
|
|
; CoverageShortCircuit = 0
|
|
|
|
; Use this directory for compiler temporary files instead of "work/_temp"
|
|
; CompilerTempDir = /tmp
|
|
|
|
; Add VHDL-AMS declarations to package STANDARD
|
|
; Default is not to add
|
|
; AmsStandard = 1
|
|
|
|
; Range and length checking will be performed on array indices and discrete
|
|
; ranges, and when violations are found within subprograms, errors will be
|
|
; reported. Default is to issue warnings for violations, because subprograms
|
|
; may not be invoked.
|
|
; NoDeferSubpgmCheck = 0
|
|
|
|
; Turn on fsm debug flow.
|
|
; FsmDebug = 1
|
|
|
|
; Turn off detection of FSMs having single bit current state variable.
|
|
; FsmSingle = 0
|
|
|
|
; Turn off reset state transitions in FSM.
|
|
; FsmResetTrans = 0
|
|
|
|
[vlog]
|
[vlog]
|
|
|
; Turn off inclusion of debugging info within design units.
|
; Turn off inclusion of debugging info within design units.
|
; Default is to include debugging info.
|
; Default is to include debugging info.
|
; NoDebug = 1
|
; NoDebug = 1
|
|
|
; Turn on `protect compiler directive processing.
|
; Turn off "loading..." messages. Default is messages on.
|
; Default is to ignore `protect directives.
|
|
; Protect = 1
|
|
|
|
; Turn off "Loading..." messages. Default is messages on.
|
|
; Quiet = 1
|
; Quiet = 1
|
|
|
; Turn on Verilog hazard checking (order-dependent accessing of global vars).
|
; Turn on Verilog hazard checking (order-dependent accessing of global vars).
|
; Default is off.
|
; Default is off.
|
; Hazard = 1
|
; Hazard = 1
|
|
|
; Turn on converting regular Verilog identifiers to uppercase. Allows case
|
; Turn on converting regular Verilog identifiers to uppercase. Allows case
|
; insensitivity for module names. Default is no conversion.
|
; insensitivity for module names. Default is no conversion.
|
; UpCase = 1
|
; UpCase = 1
|
|
|
; Activate optimizations on expressions that do not involve signals,
|
; Turn on incremental compilation of modules. Default is off.
|
; waits, or function/procedure/task invocations. Default is off.
|
; Incremental = 1
|
; ScalarOpts = 1
|
|
|
|
; Turns on lint-style checking.
|
; Turns on lint-style checking.
|
; Show_Lint = 1
|
; Show_Lint = 1
|
|
|
; Show source line containing error. Default is off.
|
|
; Show_source = 1
|
|
|
|
; Turn on bad option warning. Default is off.
|
|
; Show_BadOptionWarning = 1
|
|
|
|
; Revert back to IEEE 1364-1995 syntax, default is 0 (off).
|
|
; vlog95compat = 1
|
|
|
|
; Turn off PSL warning messages. Default is to show warnings.
|
|
; Show_PslChecksWarnings = 0
|
|
|
|
; Enable parsing of embedded PSL assertions. Default is enabled.
|
|
; EmbeddedPsl = 0
|
|
|
|
; Set the threshold for automatically identifying sparse Verilog memories.
|
|
; A memory with depth equal to or more than the sparse memory threshold gets
|
|
; marked as sparse automatically, unless specified otherwise in source code
|
|
; or by +nosparse commandline option of vlog or vopt.
|
|
; The default is 1M. (i.e. memories with depth equal
|
|
; to or greater than 1M are marked as sparse)
|
|
; SparseMemThreshold = 1048576
|
|
|
|
; Set the maximum number of iterations permitted for a generate loop.
|
|
; Restricting this permits the implementation to recognize infinite
|
|
; generate loops.
|
|
; GenerateLoopIterationMax = 100000
|
|
|
|
; Set the maximum depth permitted for a recursive generate instantiation.
|
|
; Restricting this permits the implementation to recognize infinite
|
|
; recursions.
|
|
; GenerateRecursionDepthMax = 200
|
|
|
|
; Run the 0-in compiler on the Verilog source files
|
|
; Default is off.
|
|
; ZeroIn = 1
|
|
|
|
; Set the options to be passed to the 0-in compiler.
|
|
; Default is "".
|
|
; ZeroInOptions = ""
|
|
|
|
; Set the option to treat all files specified in a vlog invocation as a
|
|
; single compilation unit. The default value is set to 0 which will treat
|
|
; each file as a separate compilation unit as specified in the P1800 draft standard.
|
|
; MultiFileCompilationUnit = 1
|
|
|
|
; Turn on code coverage in Verilog design units. Default is off.
|
|
; Coverage = sbceft
|
|
|
|
; Automatically exclude Verilog case statement default branches.
|
|
; Default is to not automatically exclude defaults.
|
|
; CoverExcludeDefault = 1
|
|
|
|
; Increase or decrease the maximum number of rows allowed in a UDP table
|
|
; implementing a Verilog condition coverage or expression coverage expression.
|
|
; More rows leads to a longer compile time, but more expressions covered.
|
|
; CoverMaxUDPRows = 192
|
|
|
|
; Increase or decrease the maximum number of input patterns that are present
|
|
; in FEC table. This leads to a longer compile time with more expressions
|
|
; covered with FEC metric.
|
|
; CoverMaxFECRows = 192
|
|
|
|
; Enable or disable Focused Expression Coverage analysis for conditions and
|
|
; expressions. Focused Expression Coverage data is provided by default when
|
|
; expression and/or condition coverage is active.
|
|
; CoverageFEC = 0
|
|
|
|
; Enable or disable short circuit evaluation of conditions and expressions when
|
|
; condition or expression coverage is active. Short circuit evaluation is enabled
|
|
; by default.
|
|
; CoverageShortCircuit = 0
|
|
|
|
|
|
; Turn on code coverage in VLOG `celldefine modules and modules included
|
|
; using vlog -v and -y. Default is off.
|
|
; CoverCells = 1
|
|
|
|
; Control compiler and VOPT optimizations that are allowed when
|
|
; code coverage is on. This is a number from 1 to 4, with the following
|
|
; meanings (the default is 3):
|
|
; 1 -- Turn off all optimizations that affect coverage reports.
|
|
; 2 -- Allow optimizations that allow large performance improvements
|
|
; by invoking sequential processes only when the data changes.
|
|
; This may make major reductions in coverage counts.
|
|
; 3 -- In addition, allow optimizations that may change expressions or
|
|
; remove some statements. Allow constant propagation. Allow VHDL
|
|
; subprogram inlining.
|
|
; 4 -- In addition, allow optimizations that may remove major regions of
|
|
; code by changing assignments to built-ins or removing unused
|
|
; signals. Change Verilog gates to continuous assignments.
|
|
; Allow VHDL FF recognition.
|
|
; CoverOpt = 3
|
|
|
|
; Specify the override for the default value of "cross_num_print_missing"
|
|
; option for the Cross in Covergroups. If not specified then LRM default
|
|
; value of 0 (zero) is used. This is a compile time option.
|
|
; SVCrossNumPrintMissingDefault = 0
|
|
|
|
; Setting following to 1 would cause creation of variables which
|
|
; would represent the value of Coverpoint expressions. This is used
|
|
; in conjunction with "SVCoverpointExprVariablePrefix" option
|
|
; in the modelsim.ini
|
|
; EnableSVCoverpointExprVariable = 0
|
|
|
|
; Specify the override for the prefix used in forming the variable names
|
|
; which represent the Coverpoint expressions. This is used in conjunction with
|
|
; "EnableSVCoverpointExprVariable" option of the modelsim.ini
|
|
; The default prefix is "expr".
|
|
; The variable name is
|
|
; variable name => _
|
|
; SVCoverpointExprVariablePrefix = expr
|
|
|
|
; Override for the default value of the SystemVerilog covergroup,
|
|
; coverpoint, and cross option.goal (defined to be 100 in the LRM).
|
|
; NOTE: It does not override specific assignments in SystemVerilog
|
|
; source code. NOTE: The modelsim.ini variable "SVCovergroupGoal"
|
|
; in the [vsim] section can override this value.
|
|
; SVCovergroupGoalDefault = 100
|
|
|
|
; Override for the default value of the SystemVerilog covergroup,
|
|
; coverpoint, and cross type_option.goal (defined to be 100 in the LRM)
|
|
; NOTE: It does not override specific assignments in SystemVerilog
|
|
; source code. NOTE: The modelsim.ini variable "SVCovergroupTypeGoal"
|
|
; in the [vsim] section can override this value.
|
|
; SVCovergroupTypeGoalDefault = 100
|
|
|
|
; Specify the override for the default value of "strobe" option for the
|
|
; Covergroup Type. This is a compile time option which forces "strobe" to
|
|
; a user specified default value and supersedes SystemVerilog specified
|
|
; default value of '0'(zero). NOTE: This can be overriden by a runtime
|
|
; modelsim.ini variable "SVCovergroupStrobe" in the [vsim] section.
|
|
; SVCovergroupStrobeDefault = 0
|
|
|
|
; Specify the override for the default value of "merge_instances" option for
|
|
; the Covergroup Type. This is a compile time option which forces
|
|
; "merge_instances" to a user specified default value and supersedes
|
|
; SystemVerilog specified default value of '0'(zero).
|
|
; SVCovergroupMergeInstancesDefault = 0
|
|
|
|
; Specify the override for the default value of "per_instance" option for the
|
|
; Covergroup variables. This is a compile time option which forces "per_instance"
|
|
; to a user specified default value and supersedes SystemVerilog specified
|
|
; default value of '0'(zero).
|
|
; SVCovergroupPerInstanceDefault = 0
|
|
|
|
; Specify the override for the default value of "get_inst_coverage" option for the
|
|
; Covergroup variables. This is a compile time option which forces
|
|
; "get_inst_coverage" to a user specified default value and supersedes
|
|
; SystemVerilog specified default value of '0'(zero).
|
|
; SVCovergroupGetInstCoverageDefault = 0
|
|
|
|
;
|
|
; A space separated list of resource libraries that contain precompiled
|
|
; packages. The behavior is identical to using the "-L" switch.
|
|
;
|
|
; LibrarySearchPath = [ ...]
|
|
LibrarySearchPath = mtiAvm mtiOvm mtiUPF
|
|
|
|
; The behavior is identical to the "-mixedansiports" switch. Default is off.
|
|
; MixedAnsiPorts = 1
|
|
|
|
; Enable SystemVerilog 3.1a $typeof() function. Default is off.
|
|
; EnableTypeOf = 1
|
|
|
|
; Only allow lower case pragmas. Default is disabled.
|
|
; AcceptLowerCasePragmaOnly = 1
|
|
|
|
; Set the maximum depth permitted for a recursive include file nesting.
|
|
; IncludeRecursionDepthMax = 5
|
|
|
|
; Turn on fsm debug flow.
|
|
; FsmDebug = 1
|
|
|
|
; Turn off detection of FSMs having single bit current state variable.
|
|
; FsmSingle = 0
|
|
|
|
; Turn off reset state transitions in FSM.
|
|
; FsmResetTrans = 0
|
|
|
|
; Turn off detections of FSMs having x-assignment.
|
|
; FsmXAssign = 0
|
|
|
|
; List of file suffixes which will be read as SystemVerilog. White space
|
|
; in extensions can be specified with a back-slash: "\ ". Back-slashes
|
|
; can be specified with two consecutive back-slashes: "\\";
|
|
; SVFileExtensions = sv svp
|
|
|
|
; This setting is the same as the vlog -sv command line switch.
|
|
; Enables SystemVerilog features and keywords when true (1).
|
|
; When false (0), the rules of IEEE Std 1364-2001 are followed and
|
|
; SystemVerilog keywords are ignored.
|
|
; Svlog = 0
|
|
|
|
[sccom]
|
|
; Enable use of SCV include files and library. Default is off.
|
|
; UseScv = 1
|
|
|
|
; Add C++ compiler options to the sccom command line by using this variable.
|
|
; CppOptions = -g
|
|
|
|
; Use custom C++ compiler located at this path rather than the default path.
|
|
; The path should point directly at a compiler executable.
|
|
; CppPath = /usr/bin/g++
|
|
|
|
; Enable verbose messages from sccom. Default is off.
|
|
; SccomVerbose = 1
|
|
|
|
; sccom logfile. Default is no logfile.
|
|
; SccomLogfile = sccom.log
|
|
|
|
; Enable use of SC_MS include files and library. Default is off.
|
|
; UseScMs = 1
|
|
|
|
[vopt]
|
|
; Turn on code coverage in vopt. Default is off.
|
|
; Coverage = sbceft
|
|
|
|
; Control compiler optimizations that are allowed when
|
|
; code coverage is on. Refer to the comment for this in the [vlog] area.
|
|
; CoverOpt = 3
|
|
|
|
; Increase or decrease the maximum number of rows allowed in a UDP table
|
|
; implementing a vopt condition coverage or expression coverage expression.
|
|
; More rows leads to a longer compile time, but more expressions covered.
|
|
; CoverMaxUDPRows = 192
|
|
|
|
; Increase or decrease the maximum number of input patterns that are present
|
|
; in FEC table. This leads to a longer compile time with more expressions
|
|
; covered with FEC metric.
|
|
; CoverMaxFECRows = 192
|
|
|
|
[vsim]
|
[vsim]
|
; vopt flow
|
|
; Set to turn on automatic optimization of a design.
|
|
; Default is on
|
|
VoptFlow = 1
|
|
|
|
; vopt automatic SDF
|
|
; If automatic design optimization is on, enables automatic compilation
|
|
; of SDF files.
|
|
; Default is on, uncomment to turn off.
|
|
; VoptAutoSDFCompile = 0
|
|
|
|
; Simulator resolution
|
; Simulator resolution
|
; Set to fs, ps, ns, us, ms, or sec with optional prefix of 1, 10, or 100.
|
; Set to fs, ps, ns, us, ms, or sec with optional prefix of 1, 10, or 100.
|
resolution = 10ps
|
resolution = 10ps
|
|
|
; Disable certain code coverage exclusions automatically.
|
|
; Assertions and FSM are exluded from the code coverage by default
|
|
; Set AutoExclusionsDisable = fsm to enable code coverage for fsm
|
|
; Set AutoExclusionsDisable = assertions to enable code coverage for assertions
|
|
; Set AutoExclusionsDisable = all to enable code coverage for all the automatic exclusions
|
|
; Or specify comma or space separated list
|
|
;AutoExclusionsDisable = fsm,assertions
|
|
|
|
; User time unit for run commands
|
; User time unit for run commands
|
; Set to default, fs, ps, ns, us, ms, or sec. The default is to use the
|
; Set to default, fs, ps, ns, us, ms, or sec. The default is to use the
|
; unit specified for Resolution. For example, if Resolution is 100ps,
|
; unit specified for Resolution. For example, if Resolution is 100ps,
|
; then UserTimeUnit defaults to ps.
|
; then UserTimeUnit defaults to ps.
|
; Should generally be set to default.
|
; Should generally be set to default.
|
UserTimeUnit = default
|
UserTimeUnit = default
|
|
|
; Default run length
|
; Default run length
|
RunLength = 100 ns
|
RunLength = 10 us
|
|
|
; Maximum iterations that can be run without advancing simulation time
|
; Maximum iterations that can be run without advancing simulation time
|
IterationLimit = 5000
|
IterationLimit = 5000
|
|
|
; Control PSL and Verilog Assume directives during simulation
|
; Directive to license manager:
|
; Set SimulateAssumeDirectives = 0 to disable assume being simulated as asserts
|
|
; Set SimulateAssumeDirectives = 1 to enable assume simulation as asserts
|
|
; SimulateAssumeDirectives = 1
|
|
|
|
; Control the simulation of PSL and SVA
|
|
; These switches can be overridden by the vsim command line switches:
|
|
; -psl, -nopsl, -sva, -nosva.
|
|
; Set SimulatePSL = 0 to disable PSL simulation
|
|
; Set SimulatePSL = 1 to enable PSL simulation (default)
|
|
; SimulatePSL = 1
|
|
; Set SimulateSVA = 0 to disable SVA simulation
|
|
; Set SimulateSVA = 1 to enable concurrent SVA simulation (default)
|
|
; SimulateSVA = 1
|
|
|
|
; Directives to license manager can be set either as single value or as
|
|
; space separated multi-values:
|
|
; vhdl Immediately reserve a VHDL license
|
; vhdl Immediately reserve a VHDL license
|
; vlog Immediately reserve a Verilog license
|
; vlog Immediately reserve a Verilog license
|
; plus Immediately reserve a VHDL and Verilog license
|
; plus Immediately reserve a VHDL and Verilog license
|
; nomgc Do not look for Mentor Graphics Licenses
|
; nomgc Do not look for Mentor Graphics Licenses
|
; nomti Do not look for Model Technology Licenses
|
; nomti Do not look for Model Technology Licenses
|
; noqueue Do not wait in the license queue when a license is not available
|
; noqueue Do not wait in the license queue when a license isn't available
|
; viewsim Try for viewer license but accept simulator license(s) instead
|
; viewsim Try for viewer license but accept simulator license(s) instead
|
; of queuing for viewer license (PE ONLY)
|
; of queuing for viewer license
|
; noviewer Disable checkout of msimviewer and vsim-viewer license
|
|
; features (PE ONLY)
|
|
; noslvhdl Disable checkout of qhsimvh and vsim license features
|
|
; noslvlog Disable checkout of qhsimvl and vsimvlog license features
|
|
; nomix Disable checkout of msimhdlmix and hdlmix license features
|
|
; nolnl Disable checkout of msimhdlsim and hdlsim license features
|
|
; mixedonly Disable checkout of qhsimvh,qhsimvl,vsim,vsimvlog license
|
|
; features
|
|
; lnlonly Disable checkout of qhsimvh,qhsimvl,vsim,vsimvlog,msimhdlmix,
|
|
; hdlmix license features
|
|
; Single value:
|
|
; License = plus
|
; License = plus
|
; Multi-value:
|
|
; License = noqueue plus
|
|
|
|
; Stop the simulator after a VHDL/Verilog immediate assertion message
|
; Stop the simulator after a VHDL/Verilog assertion message
|
; 0 = Note 1 = Warning 2 = Error 3 = Failure 4 = Fatal
|
; 0 = Note 1 = Warning 2 = Error 3 = Failure 4 = Fatal
|
BreakOnAssertion = 3
|
BreakOnAssertion = 3
|
|
|
; VHDL assertion Message Format
|
; Assertion Message Format
|
; %S - Severity Level
|
; %S - Severity Level
|
; %R - Report Message
|
; %R - Report Message
|
; %T - Time of assertion
|
; %T - Time of assertion
|
; %D - Delta
|
; %D - Delta
|
; %I - Instance or Region pathname (if available)
|
; %I - Instance or Region pathname (if available)
|
; %i - Instance pathname with process
|
; %% - print '%' character
|
; %O - Process name
|
; AssertionFormat = "** %S: %R\n Time: %T Iteration: %D%I\n"
|
; %K - Kind of object path is to return: Instance, Signal, Process or Unknown
|
|
; %P - Instance or Region path without leaf process
|
; Assertion File - alternate file for storing VHDL/Verilog assertion messages
|
; %F - File
|
; AssertFile = assert.log
|
; %L - Line number of assertion or, if assertion is in a subprogram, line
|
|
; from which the call is made
|
|
; %% - Print '%' character
|
|
; If specific format for assertion level is defined, use its format.
|
|
; If specific format is not defined for assertion level:
|
|
; - and if failure occurs during elaboration, use MessageFormatBreakLine;
|
|
; - and if assertion triggers a breakpoint (controlled by BreakOnAssertion
|
|
; level), use MessageFormatBreak;
|
|
; - otherwise, use MessageFormat.
|
|
; MessageFormatBreakLine = "** %S: %R\n Time: %T Iteration: %D %K: %i File: %F Line: %L\n"
|
|
; MessageFormatBreak = "** %S: %R\n Time: %T Iteration: %D %K: %i File: %F\n"
|
|
; MessageFormat = "** %S: %R\n Time: %T Iteration: %D%I\n"
|
|
; MessageFormatNote = "** %S: %R\n Time: %T Iteration: %D%I\n"
|
|
; MessageFormatWarning = "** %S: %R\n Time: %T Iteration: %D%I\n"
|
|
; MessageFormatError = "** %S: %R\n Time: %T Iteration: %D %K: %i File: %F\n"
|
|
; MessageFormatFail = "** %S: %R\n Time: %T Iteration: %D %K: %i File: %F\n"
|
|
; MessageFormatFatal = "** %S: %R\n Time: %T Iteration: %D %K: %i File: %F\n"
|
|
|
|
; Error File - alternate file for storing error messages
|
|
; ErrorFile = error.log
|
|
|
|
|
|
; Simulation Breakpoint messages
|
|
; This flag controls the display of function names when reporting the location
|
|
; where the simulator stops do to a breakpoint or fatal error.
|
|
; Example w/function name: # Break in Process ctr at counter.vhd line 44
|
|
; Example wo/function name: # Break at counter.vhd line 44
|
|
ShowFunctions = 1
|
|
|
|
; Default radix for all windows and commands.
|
; Default radix for all windows and commands...
|
; Set to symbolic, ascii, binary, octal, decimal, hex, unsigned
|
; Set to symbolic, ascii, binary, octal, decimal, hex, unsigned
|
DefaultRadix = symbolic
|
DefaultRadix = symbolic
|
|
|
; VSIM Startup command
|
; VSIM Startup command
|
; Startup = do startup.do
|
; Startup = do startup.do
|
|
|
; VSIM Shutdown file
|
|
; Filename to save u/i formats and configurations.
|
|
; ShutdownFile = restart.do
|
|
; To explicitly disable auto save:
|
|
; ShutdownFile = --disable-auto-save
|
|
|
|
; File for saving command transcript
|
; File for saving command transcript
|
TranscriptFile = transcript
|
TranscriptFile = transcript
|
|
|
; File for saving command history
|
; File for saving command history
|
; CommandHistory = cmdhist.log
|
; CommandHistory = cmdhist.log
|
Line 603... |
Line 269... |
; For Verilog, PathSeparator = .
|
; For Verilog, PathSeparator = .
|
; Must not be the same character as DatasetSeparator.
|
; Must not be the same character as DatasetSeparator.
|
PathSeparator = /
|
PathSeparator = /
|
|
|
; Specify the dataset separator for fully rooted contexts.
|
; Specify the dataset separator for fully rooted contexts.
|
; The default is ':'. For example: sim:/top
|
; The default is ':'. For example, sim:/top
|
; Must not be the same character as PathSeparator.
|
; Must not be the same character as PathSeparator.
|
DatasetSeparator = :
|
DatasetSeparator = :
|
|
|
; Specify a unique path separator for the Signal Spy set of functions.
|
|
; The default will be to use the PathSeparator variable.
|
|
; Must not be the same character as DatasetSeparator.
|
|
; SignalSpyPathSeparator = /
|
|
|
|
; Used to control parsing of HDL identifiers input to the tool.
|
|
; This includes CLI commands, vsim/vopt/vlog/vcom options,
|
|
; string arguments to FLI/VPI/DPI calls, etc.
|
|
; If set to 1, accept either Verilog escaped Id syntax or
|
|
; VHDL extended id syntax, regardless of source language.
|
|
; If set to 0, the syntax of the source language must be used.
|
|
; Each identifier in a hierarchical name may need different syntax,
|
|
; e.g. "/top/\vhdl*ext*id\/middle/\vlog*ext*id /bottom" or
|
|
; "top.\vhdl*ext*id\.middle.\vlog*ext*id .bottom"
|
|
; GenerousIdentifierParsing = 1
|
|
|
|
; Disable VHDL assertion messages
|
; Disable VHDL assertion messages
|
; IgnoreNote = 1
|
; IgnoreNote = 1
|
; IgnoreWarning = 1
|
; IgnoreWarning = 1
|
; IgnoreError = 1
|
; IgnoreError = 1
|
; IgnoreFailure = 1
|
; IgnoreFailure = 1
|
|
|
; Disable System Verilog assertion messages
|
|
; IgnoreSVAInfo = 1
|
|
; IgnoreSVAWarning = 1
|
|
; IgnoreSVAError = 1
|
|
; IgnoreSVAFatal = 1
|
|
|
|
; Default force kind. May be freeze, drive, deposit, or default
|
; Default force kind. May be freeze, drive, deposit, or default
|
; or in other terms, fixed, wired, or charged.
|
; or in other terms, fixed, wired, or charged.
|
; A value of "default" will use the signal kind to determine the
|
; A value of "default" will use the signal kind to determine the
|
; force kind, drive for resolved signals, freeze for unresolved signals
|
; force kind, drive for resolved signals, freeze for unresolved signals
|
; DefaultForceKind = freeze
|
; DefaultForceKind = freeze
|
Line 661... |
Line 305... |
; part of a signal name shown in the Wave window.
|
; part of a signal name shown in the Wave window.
|
; A value of zero tells VSIM to display the full name.
|
; A value of zero tells VSIM to display the full name.
|
; The default is 0.
|
; The default is 0.
|
; WaveSignalNameWidth = 0
|
; WaveSignalNameWidth = 0
|
|
|
; Turn off warnings when changing VHDL constants and generics
|
|
; Default is 1 to generate warning messages
|
|
; WarnConstantChange = 0
|
|
|
|
; Turn off warnings from the std_logic_arith, std_logic_unsigned
|
; Turn off warnings from the std_logic_arith, std_logic_unsigned
|
; and std_logic_signed packages.
|
; and std_logic_signed packages.
|
; StdArithNoWarnings = 1
|
; StdArithNoWarnings = 1
|
|
|
; Turn off warnings from the IEEE numeric_std and numeric_bit packages.
|
; Turn off warnings from the IEEE numeric_std and numeric_bit packages.
|
Line 688... |
Line 328... |
|
|
; Specify whether checkpoint files should be compressed.
|
; Specify whether checkpoint files should be compressed.
|
; The default is 1 (compressed).
|
; The default is 1 (compressed).
|
; CheckpointCompressMode = 0
|
; CheckpointCompressMode = 0
|
|
|
; Specify whether to enable SystemVerilog DPI "out-of-the-blue" calls.
|
|
; The term "out-of-the-blue" refers to SystemVerilog export function calls
|
|
; made from C functions that don't have the proper context setup
|
|
; (as is the case when running under "DPI-C" import functions).
|
|
; When this is enabled, one can call a DPI export function
|
|
; (but not task) from any C code.
|
|
; The default is 0 (disabled).
|
|
; DpiOutOfTheBlue = 1
|
|
|
|
; List of dynamically loaded objects for Verilog PLI applications
|
; List of dynamically loaded objects for Verilog PLI applications
|
; Veriuser = veriuser.sl
|
; Veriuser = veriuser.sl
|
|
|
; Which default VPI object model should the tool conform to?
|
|
; The 1364 modes are Verilog-only, for backwards compatibility with older
|
|
; libraries, and SystemVerilog objects are not available in these modes.
|
|
;
|
|
; In the absence of a user-specified default, the tool default is the
|
|
; latest available LRM behavior.
|
|
; Options for PliCompatDefault are:
|
|
; VPI_COMPATIBILITY_VERSION_1364v1995
|
|
; VPI_COMPATIBILITY_VERSION_1364v2001
|
|
; VPI_COMPATIBILITY_VERSION_1364v2005
|
|
; VPI_COMPATIBILITY_VERSION_1800v2005
|
|
; VPI_COMPATIBILITY_VERSION_1800v2008
|
|
;
|
|
; Synonyms for each string are also recognized:
|
|
; VPI_COMPATIBILITY_VERSION_1364v1995 (1995, 95, 1364v1995, 1364V1995, VL1995)
|
|
; VPI_COMPATIBILITY_VERSION_1364v2001 (2001, 01, 1364v2001, 1364V2001, VL2001)
|
|
; VPI_COMPATIBILITY_VERSION_1364v2005 (1364v2005, 1364V2005, VL2005)
|
|
; VPI_COMPATIBILITY_VERSION_1800v2005 (2005, 05, 1800v2005, 1800V2005, SV2005)
|
|
; VPI_COMPATIBILITY_VERSION_1800v2008 (2008, 08, 1800v2008, 1800V2008, SV2008)
|
|
|
|
|
|
; PliCompatDefault = VPI_COMPATIBILITY_VERSION_1800v2005
|
|
|
|
; Specify default options for the restart command. Options can be one
|
; Specify default options for the restart command. Options can be one
|
; or more of: -force -nobreakpoint -nolist -nolog -nowave -noassertions
|
; or more of: -force -nobreakpoint -nolist -nolog -nowave
|
; DefaultRestartOptions = -force
|
; DefaultRestartOptions = -force
|
|
|
|
; HP-UX 10.20 ONLY - Enable memory locking to speed up large designs
|
|
; (> 500 megabyte memory footprint). Default is disabled.
|
|
; Specify number of megabytes to lock.
|
|
; LockedMemory = 1000
|
|
|
; Turn on (1) or off (0) WLF file compression.
|
; Turn on (1) or off (0) WLF file compression.
|
; The default is 1 (compress WLF file).
|
; The default is 1 (compress WLF file).
|
; WLFCompress = 0
|
; WLFCompress = 0
|
|
|
; Specify whether to save all design hierarchy (1) in the WLF file
|
; Specify whether to save all design hierarchy (1) in the WLF file
|
Line 755... |
Line 368... |
; Specify whether or not a WLF file should be deleted when the
|
; Specify whether or not a WLF file should be deleted when the
|
; simulation ends. A value of 1 will cause the WLF file to be deleted.
|
; simulation ends. A value of 1 will cause the WLF file to be deleted.
|
; The default is 0 (do not delete WLF file when simulation ends).
|
; The default is 0 (do not delete WLF file when simulation ends).
|
; WLFDeleteOnQuit = 1
|
; WLFDeleteOnQuit = 1
|
|
|
; Specify whether or not a WLF file should be optimized during
|
; Automatic SDF compilation
|
; simulation. If set to 0, the WLF file will not be optimized.
|
; Disables automatic compilation of SDF files in flows that support it.
|
; The default is 1, optimize the WLF file.
|
; Default is on, uncomment to turn off.
|
; WLFOptimize = 0
|
; NoAutoSDFCompile = 1
|
|
|
; Specify the name of the WLF file.
|
|
; The default is vsim.wlf
|
|
; WLFFilename = vsim.wlf
|
|
|
|
; Specify the WLF reader cache size limit for each open WLF file.
|
|
; The size is giving in megabytes. A value of 0 turns off the
|
|
; WLF cache.
|
|
; WLFSimCacheSize allows a different cache size to be set for
|
|
; simulation WLF file independent of post-simulation WLF file
|
|
; viewing. If WLFSimCacheSize is not set it defaults to the
|
|
; WLFCacheSize setting.
|
|
; The default WLFCacheSize setting is enabled to 256M per open WLF file.
|
|
; WLFCacheSize = 2000
|
|
; WLFSimCacheSize = 500
|
|
|
|
; Specify the WLF file event collapse mode.
|
|
; 0 = Preserve all events and event order. (same as -wlfnocollapse)
|
|
; 1 = Only record values of logged objects at the end of a simulator iteration.
|
|
; (same as -wlfcollapsedelta)
|
|
; 2 = Only record values of logged objects at the end of a simulator time step.
|
|
; (same as -wlfcollapsetime)
|
|
; The default is 1.
|
|
; WLFCollapseMode = 0
|
|
|
|
; Specify whether WLF file logging can use threads on multi-processor machines
|
|
; if 0, no threads will be used, if 1, threads will be used if the system has
|
|
; more than one processor
|
|
; WLFUseThreads = 1
|
|
|
|
; Turn on/off undebuggable SystemC type warnings. Default is on.
|
|
; ShowUndebuggableScTypeWarning = 0
|
|
|
|
; Turn on/off unassociated SystemC name warnings. Default is off.
|
|
; ShowUnassociatedScNameWarning = 1
|
|
|
|
; Turn on/off SystemC IEEE 1666 deprecation warnings. Default is off.
|
|
; ScShowIeeeDeprecationWarnings = 1
|
|
|
|
; Turn on/off the check for multiple drivers on a SystemC sc_signal. Default is off.
|
|
; ScEnableScSignalWriteCheck = 1
|
|
|
|
; Set SystemC default time unit.
|
|
; Set to fs, ps, ns, us, ms, or sec with optional
|
|
; prefix of 1, 10, or 100. The default is 1 ns.
|
|
; The ScTimeUnit value is honored if it is coarser than Resolution.
|
|
; If ScTimeUnit is finer than Resolution, it is set to the value
|
|
; of Resolution. For example, if Resolution is 100ps and ScTimeUnit is ns,
|
|
; then the default time unit will be 1 ns. However if Resolution
|
|
; is 10 ns and ScTimeUnit is ns, then the default time unit will be 10 ns.
|
|
ScTimeUnit = ns
|
|
|
|
; Set SystemC sc_main stack size. The stack size is set as an integer
|
|
; number followed by the unit which can be Kb(Kilo-byte), Mb(Mega-byte) or
|
|
; Gb(Giga-byte). Default is 10 Mb. The stack size for sc_main depends
|
|
; on the amount of data on the sc_main() stack and the memory required
|
|
; to succesfully execute the longest function call chain of sc_main().
|
|
ScMainStackSize = 10 Mb
|
|
|
|
; Turn on/off execution of remainder of sc_main upon quitting the current
|
|
; simulation session. If the cumulative length of sc_main() in terms of
|
|
; simulation time units is less than the length of the current simulation
|
|
; run upon quit or restart, sc_main() will be in the middle of execution.
|
|
; This switch gives the option to execute the remainder of sc_main upon
|
|
; quitting simulation. The drawback of not running sc_main till the end
|
|
; is memory leaks for objects created by sc_main. If on, the remainder of
|
|
; sc_main will be executed ignoring all delays. This may cause the simulator
|
|
; to crash if the code in sc_main is dependent on some simulation state.
|
|
; Default is on.
|
|
ScMainFinishOnQuit = 1
|
|
|
|
; Set the SCV relationship name that will be used to identify phase
|
|
; relations. If the name given to a transactor relation matches this
|
|
; name, the transactions involved will be treated as phase transactions
|
|
ScvPhaseRelationName = mti_phase
|
|
|
|
; Customize the vsim kernel shutdown behavior at the end of the simulation.
|
|
; Some common causes of the end of simulation are $finish (implicit or explicit),
|
|
; sc_stop(), tf_dofinish(), and assertion failures.
|
|
; This should be set to "ask", "exit", or "stop". The default is "ask".
|
|
; "ask" -- In batch mode, the vsim kernel will abruptly exit.
|
|
; In GUI mode, a dialog box will pop up and ask for user confirmation
|
|
; whether or not to quit the simulation.
|
|
; "stop" -- Cause the simulation to stay loaded in memory. This can make some
|
|
; post-simulation tasks easier.
|
|
; "exit" -- The simulation will abruptly exit without asking for any confirmation.
|
|
; Note: these ini variables can be overriden by the vsim command
|
|
; line switch "-onfinish ".
|
|
OnFinish = ask
|
|
|
|
; Print "simstats" result at the end of simulation before shutdown.
|
|
; If this is enabled, the simstats result will be printed out before shutdown.
|
|
; The default is off.
|
|
; PrintSimStats = 1
|
|
|
|
; Assertion File - alternate file for storing VHDL/PSL/Verilog assertion messages
|
|
; AssertFile = assert.log
|
|
|
|
; Run simulator in assertion debug mode. Default is off.
|
|
; AssertionDebug = 1
|
|
|
|
; Turn on/off PSL/SVA concurrent assertion pass enable.
|
|
; For SVA, Default is on when the assertion has a pass action block, or
|
|
; the vsim -assertdebug option is used and the vopt "+acc=a" flag is active.
|
|
; For PSL, Default is on only when vsim switch "-assertdebug" is used
|
|
; and the vopt "+acc=a" flag is active.
|
|
; AssertionPassEnable = 0
|
|
|
|
; Turn on/off PSL/SVA concurrent assertion fail enable. Default is on.
|
|
; AssertionFailEnable = 0
|
|
|
|
; Set PSL/SVA concurrent assertion pass limit. Default is -1.
|
|
; Any positive integer, -1 for infinity.
|
|
; AssertionPassLimit = 1
|
|
|
|
; Set PSL/SVA concurrent assertion fail limit. Default is -1.
|
|
; Any positive integer, -1 for infinity.
|
|
; AssertionFailLimit = 1
|
|
|
|
; Turn on/off PSL concurrent assertion pass log. Default is off.
|
|
; The flag does not affect SVA
|
|
; AssertionPassLog = 1
|
|
|
|
; Turn on/off PSL concurrent assertion fail log. Default is on.
|
|
; The flag does not affect SVA
|
|
; AssertionFailLog = 0
|
|
|
|
; Turn on/off SVA concurrent assertion local var printing in -assertdebug mode. Default is on.
|
|
; AssertionFailLocalVarLog = 0
|
|
|
|
; Set action type for PSL/SVA concurrent assertion fail action. Default is continue.
|
|
; 0 = Continue 1 = Break 2 = Exit
|
|
; AssertionFailAction = 1
|
|
|
|
; Enable the active thread monitor in the waveform display when assertion debug is enabled.
|
|
; AssertionActiveThreadMonitor = 1
|
|
|
|
; Control how many waveform rows will be used for displaying the active threads. Default is 5.
|
|
; AssertionActiveThreadMonitorLimit = 5
|
|
|
|
; Control how many thread start times will be preserved for ATV viewing for a given assertion
|
|
; instance. Default is -1 (ALL).
|
|
; ATVStartTimeKeepCount = -1
|
|
|
|
; Turn on/off code coverage
|
|
; CodeCoverage = 0
|
|
|
|
; Count all code coverage condition and expression truth table rows that match.
|
|
; CoverCountAll = 1
|
|
|
|
; Turn off automatic inclusion of VHDL integers in toggle coverage. Default
|
|
; is to include them.
|
|
; ToggleNoIntegers = 1
|
|
|
|
; Set the maximum number of values that are collected for toggle coverage of
|
|
; VHDL integers. Default is 100;
|
|
; ToggleMaxIntValues = 100
|
|
|
|
; Turn on automatic inclusion of Verilog integers in toggle coverage, except
|
|
; for enumeration types. Default is to not include them.
|
|
; ToggleVlogIntegers = 1
|
|
|
|
; Limit the widths of registers automatically tracked for toggle coverage. Default is 128.
|
|
; For unlimited width, set to 0.
|
|
; ToggleWidthLimit = 128
|
|
|
|
; Limit the counts that are tracked for toggle coverage. When all edges for a bit have
|
|
; reached this count, further activity on the bit is ignored. Default is 1.
|
|
; For unlimited counts, set to 0.
|
|
; ToggleCountLimit = 1
|
|
|
|
; Turn on/off all PSL/SVA cover directive enables. Default is on.
|
|
; CoverEnable = 0
|
|
|
|
; Turn on/off PSL/SVA cover log. Default is off.
|
|
; CoverLog = 1
|
|
|
|
; Set "at_least" value for all PSL/SVA cover directives. Default is 1.
|
|
; CoverAtLeast = 2
|
|
|
|
; Set "limit" value for all PSL/SVA cover directives. Default is -1.
|
|
; Any positive integer, -1 for infinity.
|
|
; CoverLimit = 1
|
|
|
|
; Specify the coverage database filename.
|
|
; Default is "" (i.e. database is NOT automatically saved on close).
|
|
; UCDBFilename = vsim.ucdb
|
|
|
|
; Specify the maximum limit for the number of Cross (bin) products reported
|
|
; in XML and UCDB report against a Cross. A warning is issued if the limit
|
|
; is crossed.
|
|
; MaxReportRhsSVCrossProducts = 1000
|
|
|
|
; Specify the override for the "auto_bin_max" option for the Covergroups.
|
|
; If not specified then value from Covergroup "option" is used.
|
|
; SVCoverpointAutoBinMax = 64
|
|
|
|
; Specify the override for the value of "cross_num_print_missing"
|
|
; option for the Cross in Covergroups. If not specified then value
|
|
; specified in the "option.cross_num_print_missing" is used. This
|
|
; is a runtime option. NOTE: This overrides any "cross_num_print_missing"
|
|
; value specified by user in source file and any SVCrossNumPrintMissingDefault
|
|
; specified in modelsim.ini.
|
|
; SVCrossNumPrintMissing = 0
|
|
|
|
; Specify whether to use the value of "cross_num_print_missing"
|
|
; option in report and GUI for the Cross in Covergroups. If not specified then
|
|
; cross_num_print_missing is ignored for creating reports and displaying
|
|
; covergroups in GUI. Default is 0, which means ignore "cross_num_print_missing".
|
|
; UseSVCrossNumPrintMissing = 0
|
|
|
|
; Specify the override for the value of "strobe" option for the
|
|
; Covergroup Type. If not specified then value in "type_option.strobe"
|
|
; will be used. This is runtime option which forces "strobe" to
|
|
; user specified value and supersedes user specified values in the
|
|
; SystemVerilog Code. NOTE: This also overrides the compile time
|
|
; default value override specified using "SVCovergroupStrobeDefault"
|
|
; SVCovergroupStrobe = 0
|
|
|
|
; Override for explicit assignments in source code to "option.goal" of
|
|
; SystemVerilog covergroup, coverpoint, and cross. It also overrides the
|
|
; default value of "option.goal" (defined to be 100 in the SystemVerilog
|
|
; LRM) and the value of modelsim.ini variable "SVCovergroupGoalDefault".
|
|
; SVCovergroupGoal = 100
|
|
|
|
; Override for explicit assignments in source code to "type_option.goal" of
|
|
; SystemVerilog covergroup, coverpoint, and cross. It also overrides the
|
|
; default value of "type_option.goal" (defined to be 100 in the SystemVerilog
|
|
; LRM) and the value of modelsim.ini variable "SVCovergroupTypeGoalDefault".
|
|
; SVCovergroupTypeGoal = 100
|
|
|
|
; Enforce the 6.3 behavior of covergroup get_coverage() and get_inst_coverage()
|
|
; builtin functions, and report. This setting changes the default values of
|
|
; option.get_inst_coverage and type_option.merge_instances to ensure the 6.3
|
|
; behavior if explicit assignments are not made on option.get_inst_coverage and
|
|
; type_option.merge_instances by the user. There are two vsim command line
|
|
; options, -cvg63 and -nocvg63 to override this setting from vsim command line.
|
|
; The default value of this variable is 1
|
|
; SVCovergroup63Compatibility = 1
|
|
|
|
; Enable or disable generation of more detailed information about the sampling
|
|
; of covergroup, cross, and coverpoints. It provides the details of the number
|
|
; of times the covergroup instance and type were sampled, as well as details
|
|
; about why covergroup, cross and coverpoint were not covered. A non-zero value
|
|
; is to enable this feature. 0 is to disable this feature. Default is 0
|
|
; SVCovergroupSampleInfo = 0
|
|
|
|
; Specify the maximum number of Coverpoint bins in whole design for
|
|
; all Covergroups.
|
|
; MaxSVCoverpointBinsDesign = 2147483648
|
|
|
|
; Specify maximum number of Coverpoint bins in any instance of a Covergroup
|
|
; MaxSVCoverpointBinsInst = 2147483648
|
|
|
|
; Specify the maximum number of Cross bins in whole design for
|
|
; all Covergroups.
|
|
; MaxSVCrossBinsDesign = 2147483648
|
|
|
|
; Specify maximum number of Cross bins in any instance of a Covergroup
|
|
; MaxSVCrossBinsInst = 2147483648
|
|
|
|
; Set weight for all PSL/SVA cover directives. Default is 1.
|
|
; CoverWeight = 2
|
|
|
|
; Check vsim plusargs. Default is 0 (off).
|
|
; 0 = Don't check plusargs
|
|
; 1 = Warning on unrecognized plusarg
|
|
; 2 = Error and exit on unrecognized plusarg
|
|
; CheckPlusargs = 1
|
|
|
|
; Load the specified shared objects with the RTLD_GLOBAL flag.
|
|
; This gives global visibility to all symbols in the shared objects,
|
|
; meaning that subsequently loaded shared objects can bind to symbols
|
|
; in the global shared objects. The list of shared objects should
|
|
; be whitespace delimited. This option is not supported on the
|
|
; Windows or AIX platforms.
|
|
; GlobalSharedObjectList = example1.so example2.so example3.so
|
|
|
|
; Run the 0in tools from within the simulator.
|
|
; Default is off.
|
|
; ZeroIn = 1
|
|
|
|
; Set the options to be passed to the 0in runtime tool.
|
|
; Default value set to "".
|
|
; ZeroInOptions = ""
|
|
|
|
; Initial seed for the Random Number Generator (RNG) of the root thread (SystemVerilog).
|
|
; Sv_Seed = 0
|
|
|
|
; Maximum size of dynamic arrays that are resized during randomize().
|
|
; The default is 1000. A value of 0 indicates no limit.
|
|
; SolveArrayResizeMax = 1000
|
|
|
|
; Error message severity when randomize() failure is detected (SystemVerilog).
|
|
; The default is 0 (no error).
|
|
; 0 = No error 1 = Warning 2 = Error 3 = Failure 4 = Fatal
|
|
; SolveFailSeverity = 0
|
|
|
|
; Enable/disable debug information for randomize() failures (SystemVerilog).
|
|
; The default is 0 (disabled). Set to 1 to enable.
|
|
; SolveFailDebug = 0
|
|
|
|
; When SolveFailDebug is enabled, this value specifies the algorithm used to
|
|
; discover conflicts between constraints for randomize() failures.
|
|
; The default is "many".
|
|
;
|
|
; Valid schemes are:
|
|
; "many" = best for determining conflicts due to many related constraints
|
|
; "few" = best for determining conflicts due to few related constraints
|
|
;
|
|
; SolveFailDebugScheme = many
|
|
|
|
; When SolveFailDebug is enabled and SolveFailDebugScheme is "few", this value
|
|
; specifies the maximum number of constraint subsets that will be tested for
|
|
; conflicts.
|
|
; The default is 0 (no limit).
|
|
; SolveFailDebugLimit = 0
|
|
|
|
; When SolveFailDebug is enabled and SolveFailDebugScheme is "few", this value
|
|
; specifies the maximum size of constraint subsets that will be tested for
|
|
; conflicts.
|
|
; The default value is 0 (no limit).
|
|
; SolveFailDebugMaxSet = 0
|
|
|
|
; Maximum size of the solution graph that may be generated during randomize().
|
|
; This value can be used to force randomize() to abort if the complexity of
|
|
; the constraint scenario (both in memory and time spent during evaluation)
|
|
; exceeds the specified limit. This value is specified in 1000s of nodes.
|
|
; The default is 10000. A value of 0 indicates no limit.
|
|
; SolveGraphMaxSize = 10000
|
|
|
|
; Use SolveFlags to specify options that will guide the behavior of the
|
|
; constraint solver. These options may improve the performance of the
|
|
; constraint solver for some testcases, and decrease the performance of
|
|
; the constraint solver for others.
|
|
; The default value is "" (no options).
|
|
;
|
|
; Valid flags are:
|
|
; c = interleave bits of concatenation operands
|
|
; i = disable bit interleaving for >, >=, <, <= constraints
|
|
; n = disable bit interleaving for all constraints
|
|
; r = reverse bit interleaving
|
|
;
|
|
; SolveFlags =
|
|
|
|
; Specify random sequence compatiblity with a prior letter release. This
|
|
; option is used to get the same random sequences during simulation as
|
|
; as a prior letter release. Only prior letter releases (of the current
|
|
; number release) are allowed.
|
|
; Note: To achieve the same random sequences, solver optimizations and/or
|
|
; bug fixes introduced since the specified release may be disabled -
|
|
; yielding the performance / behavior of the prior release.
|
|
; Default value set to "" (random compatibility not required).
|
|
; SolveRev =
|
|
|
|
; Environment variable expansion of command line arguments has been depricated
|
|
; in favor shell level expansion. Universal environment variable expansion
|
|
; inside -f files is support and continued support for MGC Location Maps provide
|
|
; alternative methods for handling flexible pathnames.
|
|
; The following line may be uncommented and the value set to 1 to re-enable this
|
|
; deprecated behavior. The default value is 0.
|
|
; DeprecatedEnvironmentVariableExpansion = 0
|
|
|
|
; Turn on/off collapsing of bus ports in VCD dumpports output
|
|
DumpportsCollapse = 1
|
|
|
|
; Location of Multi-Level Verification Component (MVC) installation.
|
|
; The default location is the product installation directory.
|
|
; MvcHome = $MODEL_TECH/...
|
|
|
|
[lmc]
|
[lmc]
|
; The simulator's interface to Logic Modeling's SmartModel SWIFT software
|
|
libsm = $MODEL_TECH/libsm.sl
|
|
; The simulator's interface to Logic Modeling's SmartModel SWIFT software (Windows NT)
|
|
; libsm = $MODEL_TECH/libsm.dll
|
|
; Logic Modeling's SmartModel SWIFT software (HP 9000 Series 700)
|
|
; libswift = $LMC_HOME/lib/hp700.lib/libswift.sl
|
|
; Logic Modeling's SmartModel SWIFT software (IBM RISC System/6000)
|
|
; libswift = $LMC_HOME/lib/ibmrs.lib/swift.o
|
|
; Logic Modeling's SmartModel SWIFT software (Sun4 Solaris)
|
|
; libswift = $LMC_HOME/lib/sun4Solaris.lib/libswift.so
|
|
; Logic Modeling's SmartModel SWIFT software (Windows NT)
|
|
; libswift = $LMC_HOME/lib/pcnt.lib/libswift.dll
|
|
; Logic Modeling's SmartModel SWIFT software (non-Enterprise versions of Linux)
|
|
; libswift = $LMC_HOME/lib/x86_linux.lib/libswift.so
|
|
; Logic Modeling's SmartModel SWIFT software (Enterprise versions of Linux)
|
|
; libswift = $LMC_HOME/lib/linux.lib/libswift.so
|
|
|
|
; The simulator's interface to Logic Modeling's hardware modeler SFI software
|
|
libhm = $MODEL_TECH/libhm.sl
|
|
; The simulator's interface to Logic Modeling's hardware modeler SFI software (Windows NT)
|
|
; libhm = $MODEL_TECH/libhm.dll
|
|
; Logic Modeling's hardware modeler SFI software (HP 9000 Series 700)
|
|
; libsfi = /lib/hp700/libsfi.sl
|
|
; Logic Modeling's hardware modeler SFI software (IBM RISC System/6000)
|
|
; libsfi = /lib/rs6000/libsfi.a
|
|
; Logic Modeling's hardware modeler SFI software (Sun4 Solaris)
|
|
; libsfi = /lib/sun4.solaris/libsfi.so
|
|
; Logic Modeling's hardware modeler SFI software (Windows NT)
|
|
; libsfi = /lib/pcnt/lm_sfi.dll
|
|
; Logic Modeling's hardware modeler SFI software (Linux)
|
|
; libsfi = /lib/linux/libsfi.so
|
|
|
|
[msg_system]
|
[msg_system]
|
; Change a message severity or suppress a message.
|
; Change a message severity or suppress a message.
|
; The format is: = [,...]
|
; The format is: = [,...]
|
; Examples:
|
; Examples:
|
Line 1174... |
Line 387... |
; fatal = 3016,3033
|
; fatal = 3016,3033
|
; suppress = 3009,3016,3043
|
; suppress = 3009,3016,3043
|
; The command verror can be used to get the complete
|
; The command verror can be used to get the complete
|
; description of a message.
|
; description of a message.
|
|
|
; Control transcripting of Verilog display system task messages and
|
; Control transcripting of elaboration/runtime messages.
|
; PLI/FLI print function call messages. The system tasks include
|
; The default is to have messages appear in the transcript and
|
; $display[bho], $strobe[bho], Smonitor{bho], and $write[bho]. They
|
; recorded in the wlf file (messages that are recorded in the
|
; also include the analogous file I/O tasks that write to STDOUT
|
; wlf file can be viewed in the MsgViewer). The other settings
|
; (i.e. $fwrite or $fdisplay). The PLI/FLI calls include io_printf,
|
; are to send messages only to the transcript or only to the
|
; vpi_printf, mti_PrintMessage, and mti_PrintFormatted. The default
|
; wlf file. The valid values are
|
; is to have messages appear only in the transcript. The other
|
|
; settings are to send messages to the wlf file only (messages that
|
|
; are recorded in the wlf file can be viewed in the MsgViewer) or
|
|
; to both the transcript and the wlf file. The valid values are
|
|
; tran {transcript only (default)}
|
|
; wlf {wlf file only}
|
|
; both {transcript and wlf file}
|
|
; displaymsgmode = tran
|
|
|
|
; Control transcripting of elaboration/runtime messages not
|
|
; addressed by the displaymsgmode setting. The default is to
|
|
; have messages appear in the transcript and recorded in the wlf
|
|
; file (messages that are recorded in the wlf file can be viewed
|
|
; in the MsgViewer). The other settings are to send messages
|
|
; only to the transcript or only to the wlf file. The valid
|
|
; values are
|
|
; both {default}
|
; both {default}
|
; tran {transcript only}
|
; tran {transcript only}
|
; wlf {wlf file only}
|
; wlf {wlf file only}
|
; msgmode = both
|
; msgmode = both
|
[Project]
|
[Project]
|
|
; Warning -- Do not edit the project properties directly.
|
|
; Property names are dynamic in nature and property
|
|
; values have special syntax. Changing property data directly
|
|
; can result in a corrupt MPF file. All project properties
|
|
; can be modified through project window dialogs.
|
Project_Version = 6
|
Project_Version = 6
|
Project_DefaultLib = work
|
Project_DefaultLib = work
|
Project_SortMethod = unused
|
Project_SortMethod = unused
|
Project_Files_Count = 19
|
Project_Files_Count = 24
|
Project_File_0 = C:/qaz/_CVS_WORK/units/wb_async_mem_bridge/src/sync_edge_detect.v
|
Project_File_0 = C:/qaz/_CVS_WORK/units/wb_async_mem_bridge/src/sync_edge_detect.v
|
Project_File_P_0 = cover_toggle 0 vlog_protect 0 file_type verilog group_id 0 cover_exttoggle 0 cover_nofec 0 cover_cond 0 vlog_1995compat 0 vlog_nodebug 0 folder {Top Level} cover_branch 0 cover_fsm 0 last_compile 1254874408 vlog_noload 0 cover_excludedefault 0 vlog_enable0In 0 vlog_disableopt 0 cover_covercells 0 voptflow 1 cover_optlevel 3 vlog_showsource 0 vlog_hazard 0 toggle - vlog_0InOptions {} ood 0 cover_noshort 0 vlog_upper 0 compile_to work vlog_options +incdir+../../../src compile_order 17 cover_expr 0 dont_compile 0 cover_stmt 0
|
Project_File_P_0 = cover_toggle 0 vlog_protect 0 file_type verilog group_id 0 cover_exttoggle 0 cover_nofec 0 cover_cond 0 vlog_1995compat 0 vlog_nodebug 0 cover_fsm 0 last_compile 1255479331 vlog_noload 0 cover_branch 0 folder {Top Level} vlog_enable0In 0 cover_excludedefault 0 vlog_disableopt 0 cover_covercells 0 vlog_hazard 0 vlog_showsource 0 cover_optlevel 3 voptflow 1 ood 0 vlog_0InOptions {} toggle - vlog_options +incdir+../../../src compile_to work vlog_upper 0 cover_noshort 0 compile_order 14 dont_compile 0 cover_expr 0 cover_stmt 0
|
Project_File_1 = C:/qaz/_CVS_WORK/units/de1_olpcl2294_system/sim/tests/debug/tb_top.v
|
Project_File_1 = C:/qaz/_CVS_WORK/units/de1_olpcl2294_system/sim/tests/debug/tb_top.v
|
Project_File_P_1 = cover_toggle 0 vlog_protect 0 file_type verilog group_id 0 cover_exttoggle 0 cover_nofec 0 cover_cond 0 vlog_1995compat 0 vlog_nodebug 0 folder {Top Level} last_compile 1255537697 cover_fsm 0 cover_branch 0 vlog_noload 0 vlog_enable0In 0 cover_excludedefault 0 vlog_disableopt 0 cover_covercells 0 vlog_hazard 0 vlog_showsource 0 cover_optlevel 3 voptflow 1 ood 0 vlog_0InOptions {} toggle - vlog_options {} compile_to work vlog_upper 0 cover_noshort 0 compile_order 0 dont_compile 0 cover_expr 0 cover_stmt 0
|
Project_File_P_1 = cover_toggle 0 vlog_protect 0 file_type verilog group_id 0 cover_exttoggle 0 cover_nofec 0 cover_cond 0 vlog_1995compat 0 vlog_nodebug 0 vlog_noload 0 last_compile 1267555947 folder {Top Level} cover_branch 0 cover_fsm 0 vlog_enable0In 0 cover_excludedefault 0 vlog_disableopt 0 cover_covercells 0 vlog_hazard 0 vlog_showsource 0 cover_optlevel 3 voptflow 1 ood 0 vlog_0InOptions {} toggle - vlog_options {} compile_to work vlog_upper 0 cover_noshort 0 compile_order 0 dont_compile 0 cover_expr 0 cover_stmt 0
|
Project_File_2 = C:/qaz/_CVS_WORK/units/wb_conmax/rtl/verilog/wb_conmax_arb.v
|
Project_File_2 = C:/qaz/_CVS_WORK/units/wb_conmax/rtl/verilog/wb_conmax_arb.v
|
Project_File_P_2 = cover_toggle 0 vlog_protect 0 file_type verilog group_id 0 cover_exttoggle 0 cover_nofec 0 cover_cond 0 vlog_1995compat 0 vlog_nodebug 0 cover_fsm 0 last_compile 1033623607 vlog_noload 0 cover_branch 0 folder {Top Level} vlog_enable0In 0 cover_excludedefault 0 vlog_disableopt 0 cover_covercells 0 vlog_hazard 0 vlog_showsource 0 cover_optlevel 3 voptflow 1 ood 0 vlog_0InOptions {} toggle - vlog_options +incdir+../../../src compile_to work vlog_upper 0 cover_noshort 0 compile_order 8 dont_compile 0 cover_expr 0 cover_stmt 0
|
Project_File_P_2 = cover_toggle 0 vlog_protect 0 file_type verilog group_id 0 cover_exttoggle 0 cover_nofec 0 cover_cond 0 vlog_1995compat 0 vlog_nodebug 0 folder {Top Level} cover_branch 0 cover_fsm 0 last_compile 1033623609 vlog_noload 0 cover_excludedefault 0 vlog_enable0In 0 vlog_disableopt 0 cover_covercells 0 voptflow 1 cover_optlevel 3 vlog_showsource 0 vlog_hazard 0 toggle - vlog_0InOptions {} ood 0 cover_noshort 0 vlog_upper 0 compile_to work vlog_options +incdir+../../../src compile_order 4 cover_expr 0 dont_compile 0 cover_stmt 0
|
Project_File_3 = C:/qaz/_CVS_WORK/units/wb_conmax/rtl/verilog/wb_conmax_pri_dec.v
|
Project_File_3 = C:/qaz/_CVS_WORK/units/wb_conmax/rtl/verilog/wb_conmax_pri_dec.v
|
Project_File_P_3 = cover_toggle 0 vlog_protect 0 file_type verilog group_id 0 cover_exttoggle 0 cover_nofec 0 cover_cond 0 vlog_1995compat 0 vlog_nodebug 0 cover_fsm 0 last_compile 1033623607 vlog_noload 0 cover_branch 0 folder {Top Level} vlog_enable0In 0 cover_excludedefault 0 vlog_disableopt 0 cover_covercells 0 vlog_hazard 0 vlog_showsource 0 cover_optlevel 3 voptflow 1 ood 0 vlog_0InOptions {} toggle - vlog_options +incdir+../../../src compile_to work vlog_upper 0 cover_noshort 0 compile_order 11 dont_compile 0 cover_expr 0 cover_stmt 0
|
Project_File_P_3 = cover_toggle 0 vlog_protect 0 file_type verilog group_id 0 cover_exttoggle 0 cover_nofec 0 cover_cond 0 vlog_1995compat 0 vlog_nodebug 0 folder {Top Level} cover_branch 0 cover_fsm 0 last_compile 1033623609 vlog_noload 0 cover_excludedefault 0 vlog_enable0In 0 vlog_disableopt 0 cover_covercells 0 voptflow 1 cover_optlevel 3 vlog_showsource 0 vlog_hazard 0 toggle - vlog_0InOptions {} ood 0 cover_noshort 0 vlog_upper 0 compile_to work vlog_options +incdir+../../../src compile_order 7 cover_expr 0 dont_compile 0 cover_stmt 0
|
Project_File_4 = C:/qaz/_CVS_WORK/units/wb_conmax/rtl/verilog/wb_conmax_pri_enc.v
|
Project_File_4 = C:/qaz/_CVS_WORK/units/wb_async_mem_bridge/src/wb_async_mem_sm.v
|
Project_File_P_4 = cover_toggle 0 vlog_protect 0 file_type verilog group_id 0 cover_exttoggle 0 cover_nofec 0 cover_cond 0 vlog_1995compat 0 vlog_nodebug 0 cover_fsm 0 last_compile 1033623607 vlog_noload 0 cover_branch 0 folder {Top Level} vlog_enable0In 0 cover_excludedefault 0 vlog_disableopt 0 cover_covercells 0 vlog_hazard 0 vlog_showsource 0 cover_optlevel 3 voptflow 1 ood 0 vlog_0InOptions {} toggle - vlog_options +incdir+../../../src compile_to work vlog_upper 0 cover_noshort 0 compile_order 12 dont_compile 0 cover_expr 0 cover_stmt 0
|
Project_File_P_4 = cover_toggle 0 vlog_protect 0 file_type verilog group_id 0 cover_exttoggle 0 cover_nofec 0 cover_cond 0 vlog_1995compat 0 vlog_nodebug 0 cover_fsm 0 last_compile 1258674946 vlog_noload 0 cover_branch 0 folder {Top Level} vlog_enable0In 0 cover_excludedefault 0 vlog_disableopt 0 cover_covercells 0 vlog_hazard 0 vlog_showsource 0 cover_optlevel 3 voptflow 1 ood 0 vlog_0InOptions {} toggle - vlog_options +incdir+../../../src compile_to work vlog_upper 0 cover_noshort 0 compile_order 12 dont_compile 0 cover_expr 0 cover_stmt 0
|
Project_File_5 = C:/qaz/_CVS_WORK/units/wb_conmax/rtl/verilog/wb_conmax_msel.v
|
Project_File_5 = C:/qaz/_CVS_WORK/units/wb_conmax/rtl/verilog/wb_conmax_pri_enc.v
|
Project_File_P_5 = cover_toggle 0 vlog_protect 0 file_type verilog group_id 0 cover_exttoggle 0 cover_nofec 0 cover_cond 0 vlog_1995compat 0 vlog_nodebug 0 cover_fsm 0 last_compile 1033623607 vlog_noload 0 cover_branch 0 folder {Top Level} vlog_enable0In 0 cover_excludedefault 0 vlog_disableopt 0 cover_covercells 0 vlog_hazard 0 vlog_showsource 0 cover_optlevel 3 voptflow 1 ood 0 vlog_0InOptions {} toggle - vlog_options +incdir+../../../src compile_to work vlog_upper 0 cover_noshort 0 compile_order 10 dont_compile 0 cover_expr 0 cover_stmt 0
|
Project_File_P_5 = cover_toggle 0 vlog_protect 0 file_type verilog group_id 0 cover_exttoggle 0 cover_nofec 0 cover_cond 0 vlog_1995compat 0 vlog_nodebug 0 folder {Top Level} cover_branch 0 cover_fsm 0 last_compile 1033623609 vlog_noload 0 cover_excludedefault 0 vlog_enable0In 0 vlog_disableopt 0 cover_covercells 0 voptflow 1 cover_optlevel 3 vlog_showsource 0 vlog_hazard 0 toggle - vlog_0InOptions {} ood 0 cover_noshort 0 vlog_upper 0 compile_to work vlog_options +incdir+../../../src compile_order 8 cover_expr 0 dont_compile 0 cover_stmt 0
|
Project_File_6 = C:/qaz/_CVS_WORK/units/wb_conmax/rtl/verilog/wb_conmax_master_if.v
|
Project_File_6 = C:/qaz/_CVS_WORK/units/wb_conmax/rtl/verilog/wb_conmax_msel.v
|
Project_File_P_6 = cover_toggle 0 vlog_protect 0 file_type verilog group_id 0 cover_exttoggle 0 cover_nofec 0 cover_cond 0 vlog_1995compat 0 vlog_nodebug 0 cover_fsm 0 last_compile 1033623607 vlog_noload 0 cover_branch 0 folder {Top Level} vlog_enable0In 0 cover_excludedefault 0 vlog_disableopt 0 cover_covercells 0 vlog_hazard 0 vlog_showsource 0 cover_optlevel 3 voptflow 1 ood 0 vlog_0InOptions {} toggle - vlog_options +incdir+../../../src compile_to work vlog_upper 0 cover_noshort 0 compile_order 9 dont_compile 0 cover_expr 0 cover_stmt 0
|
Project_File_P_6 = cover_toggle 0 vlog_protect 0 file_type verilog group_id 0 cover_exttoggle 0 cover_nofec 0 cover_cond 0 vlog_1995compat 0 vlog_nodebug 0 folder {Top Level} cover_branch 0 cover_fsm 0 last_compile 1033623609 vlog_noload 0 cover_excludedefault 0 vlog_enable0In 0 vlog_disableopt 0 cover_covercells 0 voptflow 1 cover_optlevel 3 vlog_showsource 0 vlog_hazard 0 toggle - vlog_0InOptions {} ood 0 cover_noshort 0 vlog_upper 0 compile_to work vlog_options +incdir+../../../src compile_order 6 cover_expr 0 dont_compile 0 cover_stmt 0
|
Project_File_7 = C:/qaz/_CVS_WORK/units/wb_conmax/rtl/verilog/wb_conmax_top.v
|
Project_File_7 = C:/qaz/_CVS_WORK/units/wb_conmax/rtl/verilog/wb_conmax_master_if.v
|
Project_File_P_7 = cover_toggle 0 vlog_protect 0 file_type verilog group_id 0 cover_exttoggle 0 cover_nofec 0 cover_cond 0 vlog_1995compat 0 vlog_nodebug 0 cover_fsm 0 last_compile 1033623607 vlog_noload 0 cover_branch 0 folder {Top Level} vlog_enable0In 0 cover_excludedefault 0 vlog_disableopt 0 cover_covercells 0 vlog_hazard 0 vlog_showsource 0 cover_optlevel 3 voptflow 1 ood 0 vlog_0InOptions {} toggle - vlog_options +incdir+../../../src compile_to work vlog_upper 0 cover_noshort 0 compile_order 7 dont_compile 0 cover_expr 0 cover_stmt 0
|
Project_File_P_7 = cover_toggle 0 vlog_protect 0 file_type verilog group_id 0 cover_exttoggle 0 cover_nofec 0 cover_cond 0 vlog_1995compat 0 vlog_nodebug 0 folder {Top Level} cover_branch 0 cover_fsm 0 last_compile 1033623609 vlog_noload 0 cover_excludedefault 0 vlog_enable0In 0 vlog_disableopt 0 cover_covercells 0 voptflow 1 cover_optlevel 3 vlog_showsource 0 vlog_hazard 0 toggle - vlog_0InOptions {} ood 0 cover_noshort 0 vlog_upper 0 compile_to work vlog_options +incdir+../../../src compile_order 5 cover_expr 0 dont_compile 0 cover_stmt 0
|
Project_File_8 = C:/qaz/_CVS_WORK/units/wb_async_mem_bridge/src/wb_async_mem_bridge.v
|
Project_File_8 = C:/qaz/_CVS_WORK/units/wb_conmax/rtl/verilog/wb_conmax_top.v
|
Project_File_P_8 = cover_toggle 0 vlog_protect 0 file_type verilog group_id 0 cover_exttoggle 0 cover_nofec 0 cover_cond 0 vlog_1995compat 0 vlog_nodebug 0 vlog_noload 0 last_compile 1255560532 folder {Top Level} cover_branch 0 cover_fsm 0 vlog_enable0In 0 cover_excludedefault 0 vlog_disableopt 0 cover_covercells 0 vlog_hazard 0 vlog_showsource 0 cover_optlevel 3 voptflow 1 ood 1 vlog_0InOptions {} toggle - vlog_options +incdir+../../../src compile_to work vlog_upper 0 cover_noshort 0 compile_order 16 dont_compile 0 cover_expr 0 cover_stmt 0
|
Project_File_P_8 = cover_toggle 0 vlog_protect 0 file_type verilog group_id 0 cover_exttoggle 0 cover_nofec 0 cover_cond 0 vlog_1995compat 0 vlog_nodebug 0 folder {Top Level} cover_branch 0 cover_fsm 0 last_compile 1033623609 vlog_noload 0 cover_excludedefault 0 vlog_enable0In 0 vlog_disableopt 0 cover_covercells 0 voptflow 1 cover_optlevel 3 vlog_showsource 0 vlog_hazard 0 toggle - vlog_0InOptions {} ood 0 cover_noshort 0 vlog_upper 0 compile_to work vlog_options +incdir+../../../src compile_order 11 cover_expr 0 dont_compile 0 cover_stmt 0
|
Project_File_9 = C:/qaz/_CVS_WORK/units/de1_olpcl2294_system/sim/models/IS61LV25616AL.v
|
Project_File_9 = C:/qaz/_CVS_WORK/units/de1_olpcl2294_system/src/hex_led_encoder.v
|
Project_File_P_9 = cover_toggle 0 vlog_protect 0 file_type verilog group_id 0 cover_exttoggle 0 cover_nofec 0 cover_cond 0 vlog_1995compat 0 vlog_nodebug 0 cover_fsm 0 cover_branch 0 vlog_noload 0 last_compile 1219274280 folder {Top Level} cover_excludedefault 0 vlog_enable0In 0 vlog_disableopt 0 cover_covercells 0 voptflow 1 cover_optlevel 3 vlog_showsource 0 vlog_hazard 0 toggle - vlog_0InOptions {} ood 0 cover_noshort 0 vlog_upper 0 compile_to work vlog_options {} compile_order 4 cover_expr 0 dont_compile 0 cover_stmt 0
|
Project_File_P_9 = cover_toggle 0 vlog_protect 0 file_type verilog group_id 0 cover_exttoggle 0 cover_nofec 0 cover_cond 0 vlog_1995compat 0 vlog_nodebug 0 cover_fsm 0 cover_branch 0 vlog_noload 0 last_compile 1267549142 folder {Top Level} cover_excludedefault 0 vlog_enable0In 0 vlog_disableopt 0 cover_covercells 0 voptflow 1 cover_optlevel 3 vlog_showsource 0 vlog_hazard 0 toggle - vlog_0InOptions {} ood 0 cover_noshort 0 vlog_upper 0 compile_to work vlog_options +incdir+../../../src compile_order 23 cover_expr 0 dont_compile 0 cover_stmt 0
|
Project_File_10 = C:/qaz/_CVS_WORK/units/de1_olpcl2294_system/sim/tests/debug/tb_dut.v
|
Project_File_10 = C:/qaz/_CVS_WORK/units/wb_async_mem_bridge/src/wb_async_mem_bridge.v
|
Project_File_P_10 = cover_toggle 0 vlog_protect 0 file_type verilog group_id 0 cover_exttoggle 0 cover_nofec 0 cover_cond 0 vlog_1995compat 0 vlog_nodebug 0 folder {Top Level} last_compile 1255481763 cover_fsm 0 cover_branch 0 vlog_noload 0 vlog_enable0In 0 cover_excludedefault 0 vlog_disableopt 0 cover_covercells 0 vlog_hazard 0 vlog_showsource 0 cover_optlevel 3 voptflow 1 ood 0 vlog_0InOptions {} toggle - vlog_options {} compile_to work vlog_upper 0 cover_noshort 0 compile_order 1 dont_compile 0 cover_expr 0 cover_stmt 0
|
Project_File_P_10 = cover_toggle 0 vlog_protect 0 file_type verilog group_id 0 cover_exttoggle 0 cover_nofec 0 cover_cond 0 vlog_1995compat 0 vlog_nodebug 0 cover_fsm 0 last_compile 1258674945 vlog_noload 0 cover_branch 0 folder {Top Level} vlog_enable0In 0 cover_excludedefault 0 vlog_disableopt 0 cover_covercells 0 vlog_hazard 0 vlog_showsource 0 cover_optlevel 3 voptflow 1 ood 0 vlog_0InOptions {} toggle - vlog_options +incdir+../../../src compile_to work vlog_upper 0 cover_noshort 0 compile_order 15 dont_compile 0 cover_expr 0 cover_stmt 0
|
Project_File_11 = C:/qaz/_CVS_WORK/units/de1_olpcl2294_system/sim/models/async_mem_master.v
|
Project_File_11 = C:/qaz/_CVS_WORK/units/de1_olpcl2294_system/src/qaz_system.v
|
Project_File_P_11 = cover_toggle 0 vlog_protect 0 file_type verilog group_id 0 cover_exttoggle 0 cover_nofec 0 cover_cond 0 vlog_1995compat 0 vlog_nodebug 0 cover_fsm 0 cover_branch 0 vlog_noload 0 last_compile 1255539623 folder {Top Level} cover_excludedefault 0 vlog_enable0In 0 vlog_disableopt 0 cover_covercells 0 voptflow 1 cover_optlevel 3 vlog_showsource 0 vlog_hazard 0 toggle - vlog_0InOptions {} ood 0 cover_noshort 0 vlog_upper 0 compile_to work vlog_options {} compile_order 3 cover_expr 0 dont_compile 0 cover_stmt 0
|
Project_File_P_11 = cover_toggle 0 vlog_protect 0 file_type verilog group_id 0 cover_exttoggle 0 cover_nofec 0 cover_cond 0 vlog_1995compat 0 vlog_nodebug 0 cover_fsm 0 last_compile 1267555711 vlog_noload 0 cover_branch 0 folder {Top Level} vlog_enable0In 0 cover_excludedefault 0 vlog_disableopt 0 cover_covercells 0 vlog_hazard 0 vlog_showsource 0 cover_optlevel 3 voptflow 1 ood 0 vlog_0InOptions {} toggle - vlog_options +incdir+../../../src compile_to work vlog_upper 0 cover_noshort 0 compile_order 3 dont_compile 0 cover_expr 0 cover_stmt 0
|
Project_File_12 = C:/qaz/_CVS_WORK/units/de1_olpcl2294_system/src/top.v
|
Project_File_12 = C:/qaz/_CVS_WORK/units/gpio/rtl/verilog/gpio_top.v
|
Project_File_P_12 = cover_toggle 0 vlog_protect 0 file_type verilog group_id 0 cover_exttoggle 0 cover_nofec 0 cover_cond 0 vlog_1995compat 0 vlog_nodebug 0 folder {Top Level} last_compile 1255567218 cover_fsm 0 cover_branch 0 vlog_noload 0 vlog_enable0In 0 cover_excludedefault 0 vlog_disableopt 0 cover_covercells 0 vlog_hazard 0 vlog_showsource 0 cover_optlevel 3 voptflow 1 ood 1 vlog_0InOptions {} toggle - vlog_options +incdir+../../../src compile_to work vlog_upper 0 cover_noshort 0 compile_order 6 dont_compile 0 cover_expr 0 cover_stmt 0
|
Project_File_P_12 = cover_toggle 0 vlog_protect 0 file_type verilog group_id 0 cover_exttoggle 0 cover_nofec 0 cover_cond 0 vlog_1995compat 0 vlog_nodebug 0 folder {Top Level} last_compile 1236702934 cover_fsm 0 cover_branch 0 vlog_noload 0 vlog_enable0In 0 cover_excludedefault 0 vlog_disableopt 0 cover_covercells 0 vlog_hazard 0 vlog_showsource 0 cover_optlevel 3 voptflow 1 ood 0 vlog_0InOptions {} toggle - vlog_options +incdir+../../../src compile_to work vlog_upper 0 cover_noshort 0 compile_order 18 dont_compile 0 cover_expr 0 cover_stmt 0
|
Project_File_13 = C:/qaz/_CVS_WORK/units/wb_conmax/rtl/verilog/wb_conmax_rf.v
|
Project_File_13 = C:/qaz/_CVS_WORK/units/wb_size_bridge/src/async_mem_if.v
|
Project_File_P_13 = cover_toggle 0 vlog_protect 0 file_type verilog group_id 0 cover_exttoggle 0 cover_nofec 0 cover_cond 0 vlog_1995compat 0 vlog_nodebug 0 cover_fsm 0 last_compile 1033623607 vlog_noload 0 cover_branch 0 folder {Top Level} vlog_enable0In 0 cover_excludedefault 0 vlog_disableopt 0 cover_covercells 0 vlog_hazard 0 vlog_showsource 0 cover_optlevel 3 voptflow 1 ood 0 vlog_0InOptions {} toggle - vlog_options +incdir+../../../src compile_to work vlog_upper 0 cover_noshort 0 compile_order 13 dont_compile 0 cover_expr 0 cover_stmt 0
|
Project_File_P_13 = cover_toggle 0 vlog_protect 0 file_type verilog group_id 0 cover_exttoggle 0 cover_nofec 0 cover_cond 0 vlog_1995compat 0 vlog_nodebug 0 folder {Top Level} last_compile 1265047382 cover_fsm 0 cover_branch 0 vlog_noload 0 vlog_enable0In 0 cover_excludedefault 0 vlog_disableopt 0 cover_covercells 0 vlog_hazard 0 vlog_showsource 0 cover_optlevel 3 voptflow 1 ood 0 vlog_0InOptions {} toggle - vlog_options {} compile_to work vlog_upper 0 cover_noshort 0 compile_order 17 dont_compile 0 cover_expr 0 cover_stmt 0
|
Project_File_14 = C:/qaz/_CVS_WORK/units/wb_conmax/rtl/verilog/wb_conmax_slave_if.v
|
Project_File_14 = C:/qaz/_CVS_WORK/units/de1_olpcl2294_system/sim/models/IS61LV25616AL.v
|
Project_File_P_14 = cover_toggle 0 vlog_protect 0 file_type verilog group_id 0 cover_exttoggle 0 cover_nofec 0 cover_cond 0 vlog_1995compat 0 vlog_nodebug 0 cover_fsm 0 last_compile 1033623607 vlog_noload 0 cover_branch 0 folder {Top Level} vlog_enable0In 0 cover_excludedefault 0 vlog_disableopt 0 cover_covercells 0 vlog_hazard 0 vlog_showsource 0 cover_optlevel 3 voptflow 1 ood 0 vlog_0InOptions {} toggle - vlog_options +incdir+../../../src compile_to work vlog_upper 0 cover_noshort 0 compile_order 14 dont_compile 0 cover_expr 0 cover_stmt 0
|
Project_File_P_14 = cover_toggle 0 vlog_protect 0 file_type verilog group_id 0 cover_exttoggle 0 cover_nofec 0 cover_cond 0 vlog_1995compat 0 vlog_nodebug 0 folder {Top Level} cover_branch 0 cover_fsm 0 last_compile 1255568776 vlog_noload 0 cover_excludedefault 0 vlog_enable0In 0 vlog_disableopt 0 cover_covercells 0 voptflow 1 cover_optlevel 3 vlog_showsource 0 vlog_hazard 0 toggle - vlog_0InOptions {} ood 0 cover_noshort 0 vlog_upper 0 compile_to work vlog_options {} compile_order 20 cover_expr 0 dont_compile 0 cover_stmt 0
|
Project_File_15 = C:/qaz/_CVS_WORK/units/wb_async_mem_bridge/src/sync.v
|
Project_File_15 = C:/qaz/_CVS_WORK/units/wb_async_mem_bridge/sim/models/async_mem_master.v
|
Project_File_P_15 = cover_toggle 0 vlog_protect 0 file_type verilog group_id 0 cover_exttoggle 0 cover_nofec 0 cover_cond 0 vlog_1995compat 0 vlog_nodebug 0 vlog_noload 0 cover_branch 0 folder {Top Level} last_compile 1251997300 cover_fsm 0 cover_excludedefault 0 vlog_enable0In 0 vlog_disableopt 0 cover_covercells 0 voptflow 1 cover_optlevel 3 vlog_showsource 0 vlog_hazard 0 toggle - vlog_0InOptions {} ood 0 cover_noshort 0 vlog_upper 0 compile_to work vlog_options +incdir+../../../src compile_order 18 cover_expr 0 dont_compile 0 cover_stmt 0
|
Project_File_P_15 = cover_toggle 0 vlog_protect 0 file_type verilog group_id 0 cover_exttoggle 0 cover_nofec 0 cover_cond 0 vlog_1995compat 0 vlog_nodebug 0 folder {Top Level} last_compile 1267472139 cover_fsm 0 cover_branch 0 vlog_noload 0 vlog_enable0In 0 cover_excludedefault 0 vlog_disableopt 0 cover_covercells 0 vlog_hazard 0 vlog_showsource 0 cover_optlevel 3 voptflow 1 ood 0 vlog_0InOptions {} toggle - vlog_options {} compile_to work vlog_upper 0 cover_noshort 0 compile_order 22 dont_compile 0 cover_expr 0 cover_stmt 0
|
Project_File_16 = C:/qaz/_CVS_WORK/units/wb_size_bridge/src/wb_size_bridge.v
|
Project_File_16 = C:/qaz/_CVS_WORK/units/de1_olpcl2294_system/sim/tests/debug/tb_dut.v
|
Project_File_P_16 = cover_toggle 0 vlog_protect 0 file_type verilog group_id 0 cover_exttoggle 0 cover_nofec 0 cover_cond 0 vlog_1995compat 0 vlog_nodebug 0 cover_fsm 0 cover_branch 0 vlog_noload 0 last_compile 1237927188 folder {Top Level} cover_excludedefault 0 vlog_enable0In 0 vlog_disableopt 0 cover_covercells 0 voptflow 1 cover_optlevel 3 vlog_showsource 0 vlog_hazard 0 toggle - vlog_0InOptions {} ood 0 cover_noshort 0 vlog_upper 0 compile_to work vlog_options {} compile_order 15 cover_expr 0 dont_compile 0 cover_stmt 0
|
Project_File_P_16 = cover_toggle 0 vlog_protect 0 file_type verilog group_id 0 cover_exttoggle 0 cover_nofec 0 cover_cond 0 vlog_1995compat 0 vlog_nodebug 0 vlog_noload 0 last_compile 1267553685 folder {Top Level} cover_branch 0 cover_fsm 0 vlog_enable0In 0 cover_excludedefault 0 vlog_disableopt 0 cover_covercells 0 vlog_hazard 0 vlog_showsource 0 cover_optlevel 3 voptflow 1 ood 0 vlog_0InOptions {} toggle - vlog_options +incdir+../../../src compile_to work vlog_upper 0 cover_noshort 0 compile_order 1 dont_compile 0 cover_expr 0 cover_stmt 0
|
Project_File_17 = C:/qaz/_CVS_WORK/units/de1_olpcl2294_system/sim/models/s29al032d_00.v
|
Project_File_17 = C:/qaz/_CVS_WORK/units/de1_olpcl2294_system/src/top.v
|
Project_File_P_17 = cover_toggle 0 vlog_protect 0 file_type verilog group_id 0 cover_exttoggle 0 cover_nofec 0 cover_cond 0 vlog_1995compat 0 vlog_nodebug 0 cover_fsm 0 cover_branch 0 vlog_noload 0 last_compile 1118235516 folder {Top Level} cover_excludedefault 0 vlog_enable0In 0 vlog_disableopt 0 cover_covercells 0 voptflow 1 cover_optlevel 3 vlog_showsource 0 vlog_hazard 0 toggle - vlog_0InOptions {} ood 0 cover_noshort 0 vlog_upper 0 compile_to work vlog_options {} compile_order 5 cover_expr 0 dont_compile 0 cover_stmt 0
|
Project_File_P_17 = cover_toggle 0 vlog_protect 0 file_type verilog group_id 0 cover_exttoggle 0 cover_nofec 0 cover_cond 0 vlog_1995compat 0 vlog_nodebug 0 vlog_noload 0 last_compile 1267550758 folder {Top Level} cover_branch 0 cover_fsm 0 vlog_enable0In 0 cover_excludedefault 0 vlog_disableopt 0 cover_covercells 0 vlog_hazard 0 vlog_showsource 0 cover_optlevel 3 voptflow 1 ood 0 vlog_0InOptions {} toggle - vlog_options +incdir+../../../src compile_to work vlog_upper 0 cover_noshort 0 compile_order 2 dont_compile 0 cover_expr 0 cover_stmt 0
|
Project_File_18 = C:/qaz/_CVS_WORK/units/de1_olpcl2294_system/sim/models/wb_slave_model.v
|
Project_File_18 = C:/qaz/_CVS_WORK/units/wb_conmax/rtl/verilog/wb_conmax_rf.v
|
Project_File_P_18 = cover_toggle 0 vlog_protect 0 file_type verilog group_id 0 cover_exttoggle 0 cover_nofec 0 cover_cond 0 vlog_1995compat 0 vlog_nodebug 0 cover_fsm 0 cover_branch 0 vlog_noload 0 last_compile 1255480557 folder {Top Level} cover_excludedefault 0 vlog_enable0In 0 vlog_disableopt 0 cover_covercells 0 voptflow 1 cover_optlevel 3 vlog_showsource 0 vlog_hazard 0 toggle - vlog_0InOptions {} ood 0 cover_noshort 0 vlog_upper 0 compile_to work vlog_options {} compile_order 2 cover_expr 0 dont_compile 0 cover_stmt 0
|
Project_File_P_18 = cover_toggle 0 vlog_protect 0 file_type verilog group_id 0 cover_exttoggle 0 cover_nofec 0 cover_cond 0 vlog_1995compat 0 vlog_nodebug 0 folder {Top Level} cover_branch 0 cover_fsm 0 last_compile 1033623609 vlog_noload 0 cover_excludedefault 0 vlog_enable0In 0 vlog_disableopt 0 cover_covercells 0 voptflow 1 cover_optlevel 3 vlog_showsource 0 vlog_hazard 0 toggle - vlog_0InOptions {} ood 0 cover_noshort 0 vlog_upper 0 compile_to work vlog_options +incdir+../../../src compile_order 9 cover_expr 0 dont_compile 0 cover_stmt 0
|
|
Project_File_19 = C:/qaz/_CVS_WORK/units/wb_async_mem_bridge/src/sync.v
|
|
Project_File_P_19 = cover_toggle 0 vlog_protect 0 file_type verilog group_id 0 cover_exttoggle 0 cover_nofec 0 cover_cond 0 vlog_1995compat 0 vlog_nodebug 0 cover_fsm 0 last_compile 1254853079 vlog_noload 0 cover_branch 0 folder {Top Level} vlog_enable0In 0 cover_excludedefault 0 vlog_disableopt 0 cover_covercells 0 vlog_hazard 0 vlog_showsource 0 cover_optlevel 3 voptflow 1 ood 0 vlog_0InOptions {} toggle - vlog_options +incdir+../../../src compile_to work vlog_upper 0 cover_noshort 0 compile_order 13 dont_compile 0 cover_expr 0 cover_stmt 0
|
|
Project_File_20 = C:/qaz/_CVS_WORK/units/wb_conmax/rtl/verilog/wb_conmax_slave_if.v
|
|
Project_File_P_20 = cover_toggle 0 vlog_protect 0 file_type verilog group_id 0 cover_exttoggle 0 cover_nofec 0 cover_cond 0 vlog_1995compat 0 vlog_nodebug 0 folder {Top Level} cover_branch 0 cover_fsm 0 last_compile 1033623609 vlog_noload 0 cover_excludedefault 0 vlog_enable0In 0 vlog_disableopt 0 cover_covercells 0 voptflow 1 cover_optlevel 3 vlog_showsource 0 vlog_hazard 0 toggle - vlog_0InOptions {} ood 0 cover_noshort 0 vlog_upper 0 compile_to work vlog_options +incdir+../../../src compile_order 10 cover_expr 0 dont_compile 0 cover_stmt 0
|
|
Project_File_21 = C:/qaz/_CVS_WORK/units/wb_size_bridge/src/wb_size_bridge.v
|
|
Project_File_P_21 = cover_toggle 0 vlog_protect 0 file_type verilog group_id 0 cover_exttoggle 0 cover_nofec 0 cover_cond 0 vlog_1995compat 0 vlog_nodebug 0 folder {Top Level} last_compile 1265047382 cover_fsm 0 cover_branch 0 vlog_noload 0 vlog_enable0In 0 cover_excludedefault 0 vlog_disableopt 0 cover_covercells 0 vlog_hazard 0 vlog_showsource 0 cover_optlevel 3 voptflow 1 ood 0 vlog_0InOptions {} toggle - vlog_options {} compile_to work vlog_upper 0 cover_noshort 0 compile_order 16 dont_compile 0 cover_expr 0 cover_stmt 0
|
|
Project_File_22 = C:/qaz/_CVS_WORK/units/de1_olpcl2294_system/sim/models/s29al032d_00.v
|
|
Project_File_P_22 = cover_toggle 0 vlog_protect 0 file_type verilog group_id 0 cover_exttoggle 0 cover_nofec 0 cover_cond 0 vlog_1995compat 0 vlog_nodebug 0 folder {Top Level} cover_branch 0 cover_fsm 0 last_compile 1255568776 vlog_noload 0 cover_excludedefault 0 vlog_enable0In 0 vlog_disableopt 0 cover_covercells 0 voptflow 1 cover_optlevel 3 vlog_showsource 0 vlog_hazard 0 toggle - vlog_0InOptions {} ood 0 cover_noshort 0 vlog_upper 0 compile_to work vlog_options {} compile_order 21 cover_expr 0 dont_compile 0 cover_stmt 0
|
|
Project_File_23 = C:/qaz/_CVS_WORK/units/de1_olpcl2294_system/sim/models/wb_slave_model.v
|
|
Project_File_P_23 = cover_toggle 0 vlog_protect 0 file_type verilog group_id 0 cover_exttoggle 0 cover_nofec 0 cover_cond 0 vlog_1995compat 0 vlog_nodebug 0 folder {Top Level} cover_branch 0 cover_fsm 0 last_compile 1255568776 vlog_noload 0 cover_excludedefault 0 vlog_enable0In 0 vlog_disableopt 0 cover_covercells 0 voptflow 1 cover_optlevel 3 vlog_showsource 0 vlog_hazard 0 toggle - vlog_0InOptions {} ood 0 cover_noshort 0 vlog_upper 0 compile_to work vlog_options {} compile_order 19 cover_expr 0 dont_compile 0 cover_stmt 0
|
Project_Sim_Count = 0
|
Project_Sim_Count = 0
|
Project_Folder_Count = 0
|
Project_Folder_Count = 0
|
Echo_Compile_Output = 0
|
Echo_Compile_Output = 0
|
Save_Compile_Report = 1
|
Save_Compile_Report = 1
|
Project_Opt_Count = 0
|
Project_Opt_Count = 0
|
ForceSoftPaths = 0
|
ForceSoftPaths = 0
|
ReOpenSourceFiles = 1
|
|
CloseSourceFiles = 1
|
|
ProjectStatusDelay = 5000
|
ProjectStatusDelay = 5000
|
VERILOG_DoubleClick = Edit
|
VERILOG_DoubleClick = Edit
|
VERILOG_CustomDoubleClick =
|
VERILOG_CustomDoubleClick =
|
SYSTEMVERILOG_DoubleClick = Edit
|
SYSTEMVERILOG_DoubleClick = Edit
|
SYSTEMVERILOG_CustomDoubleClick =
|
SYSTEMVERILOG_CustomDoubleClick =
|
Line 1278... |
Line 488... |
XML_CustomDoubleClick =
|
XML_CustomDoubleClick =
|
LOGFILE_DoubleClick = Edit
|
LOGFILE_DoubleClick = Edit
|
LOGFILE_CustomDoubleClick =
|
LOGFILE_CustomDoubleClick =
|
UCDB_DoubleClick = Edit
|
UCDB_DoubleClick = Edit
|
UCDB_CustomDoubleClick =
|
UCDB_CustomDoubleClick =
|
EditorState = {tabbed horizontal 1} {C:/qaz/_CVS_WORK/units/de1_olpcl2294_system/sim/tests/debug/tb_top.v 0 1}
|
|
Project_Major_Version = 6
|
Project_Major_Version = 6
|
Project_Minor_Version = 4
|
Project_Minor_Version = 5
|
Project_Minor_Version = 5
|
Project_Minor_Version = 5
|