URL
https://opencores.org/ocsvn/i2c/i2c/trunk
[/] [i2c/] [tags/] [asyst_3/] [rtl/] [verilog/] [i2c_master_top.v] - Diff between revs 30 and 33
Go to most recent revision |
Show entire file |
Details |
Blame |
View Log
Rev 30 |
Rev 33 |
Line 35... |
Line 35... |
//// ////
|
//// ////
|
/////////////////////////////////////////////////////////////////////
|
/////////////////////////////////////////////////////////////////////
|
|
|
// CVS Log
|
// CVS Log
|
//
|
//
|
// $Id: i2c_master_top.v,v 1.8 2002-12-26 16:05:12 rherveille Exp $
|
// $Id: i2c_master_top.v,v 1.9 2003-01-09 16:44:45 rherveille Exp $
|
//
|
//
|
// $Date: 2002-12-26 16:05:12 $
|
// $Date: 2003-01-09 16:44:45 $
|
// $Revision: 1.8 $
|
// $Revision: 1.9 $
|
// $Author: rherveille $
|
// $Author: rherveille $
|
// $Locker: $
|
// $Locker: $
|
// $State: Exp $
|
// $State: Exp $
|
//
|
//
|
// Change History:
|
// Change History:
|
// $Log: not supported by cvs2svn $
|
// $Log: not supported by cvs2svn $
|
|
// Revision 1.8 2002/12/26 16:05:12 rherveille
|
|
// Small code simplifications
|
|
//
|
// Revision 1.7 2002/12/26 15:02:32 rherveille
|
// Revision 1.7 2002/12/26 15:02:32 rherveille
|
// Core is now a Multimaster I2C controller
|
// Core is now a Multimaster I2C controller
|
//
|
//
|
// Revision 1.6 2002/11/30 22:24:40 rherveille
|
// Revision 1.6 2002/11/30 22:24:40 rherveille
|
// Cleaned up code
|
// Cleaned up code
|
Line 166... |
Line 169... |
if (!rst_i)
|
if (!rst_i)
|
begin
|
begin
|
prer <= #1 16'hffff;
|
prer <= #1 16'hffff;
|
ctr <= #1 8'h0;
|
ctr <= #1 8'h0;
|
txr <= #1 8'h0;
|
txr <= #1 8'h0;
|
cr <= #1 8'h0;
|
|
end
|
end
|
else if (wb_rst_i)
|
else if (wb_rst_i)
|
begin
|
begin
|
prer <= #1 16'hffff;
|
prer <= #1 16'hffff;
|
ctr <= #1 8'h0;
|
ctr <= #1 8'h0;
|
txr <= #1 8'h0;
|
txr <= #1 8'h0;
|
cr <= #1 8'h0;
|
|
end
|
end
|
else
|
else
|
if (wb_wacc)
|
if (wb_wacc)
|
case (wb_adr_i) // synopsis full_case parallel_case
|
case (wb_adr_i) // synopsis full_case parallel_case
|
3'b000 : prer [ 7:0] <= #1 wb_dat_i;
|
3'b000 : prer [ 7:0] <= #1 wb_dat_i;
|
© copyright 1999-2024
OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.