Line 1... |
Line 1... |
|
|
Lattice Place and Route Report for Design "DisplayDriverwDecoder_impl1_map.ncd"
|
Lattice Place and Route Report for Design "DisplayDriverwDecoder_impl1_map.ncd"
|
Fri Jan 13 00:54:53 2017
|
Tue Jan 17 01:36:43 2017
|
|
|
PAR: Place And Route Diamond (64-bit) 3.8.0.115.3.
|
PAR: Place And Route Diamond (64-bit) 3.8.0.115.3.
|
Command Line: par -w -l 5 -i 6 -t 1 -c 0 -e 0 -gui -msgset C:/Projects/single-14-segment-display-driver-w-decoder/Project/Lattice_FPGA_Build/promote.xml -exp parUseNBR=1:parCDP=auto:parCDR=1:parPathBased=OFF DisplayDriverwDecoder_impl1_map.ncd DisplayDriverwDecoder_impl1.dir/5_1.ncd DisplayDriverwDecoder_impl1.prf
|
Command Line: par -w -l 5 -i 6 -t 1 -c 0 -e 0 -gui -msgset C:/Projects/single-14-segment-display-driver-w-decoder/Project/Lattice_FPGA_Build/promote.xml -exp parUseNBR=1:parCDP=auto:parCDR=1:parPathBased=OFF DisplayDriverwDecoder_impl1_map.ncd DisplayDriverwDecoder_impl1.dir/5_1.ncd DisplayDriverwDecoder_impl1.prf
|
Preference file: DisplayDriverwDecoder_impl1.prf.
|
Preference file: DisplayDriverwDecoder_impl1.prf.
|
Placement level-cost: 5-1.
|
Placement level-cost: 5-1.
|
Line 22... |
Line 22... |
|
|
|
|
Ignore Preference Error(s): True
|
Ignore Preference Error(s): True
|
Device utilization summary:
|
Device utilization summary:
|
|
|
PIO (prelim) 16/245 6% used
|
PIO (prelim) 20/245 8% used
|
16/203 7% bonded
|
20/203 9% bonded
|
|
IOLOGIC 1/245 <1% used
|
|
|
SLICE 0/21924 0% used
|
SLICE 65/21924 <1% used
|
|
|
|
GSR 1/1 100% used
|
|
|
|
|
Number of Signals: 0
|
Number of Signals: 131
|
Number of Connections: 0
|
Number of Connections: 657
|
|
|
Pin Constraint Summary:
|
Pin Constraint Summary:
|
16 out of 16 pins locked (100% locked).
|
19 out of 19 pins locked (100% locked).
|
|
|
|
The following 1 signal is selected to use the primary clock routing resources:
|
|
clk_c (driver: clk, clk/ce/sr load #: 9/0/0)
|
|
|
No signal is selected as Global Set/Reset.
|
|
Starting Placer Phase 0.
|
|
|
|
Finished Placer Phase 0. REAL time: 5 secs
|
Signal n_rst_c is selected as Global Set/Reset.
|
|
Starting Placer Phase 0.
|
|
.........
|
|
Finished Placer Phase 0. REAL time: 4 secs
|
|
|
Starting Placer Phase 1.
|
Starting Placer Phase 1.
|
|
.......................
|
Placer score = 0.
|
Placer score = 63578.
|
Finished Placer Phase 1. REAL time: 5 secs
|
Finished Placer Phase 1. REAL time: 15 secs
|
|
|
Starting Placer Phase 2.
|
Starting Placer Phase 2.
|
.
|
.
|
Placer score = 0
|
Placer score = 63553
|
Finished Placer Phase 2. REAL time: 5 secs
|
Finished Placer Phase 2. REAL time: 15 secs
|
|
|
|
|
------------------ Clock Report ------------------
|
------------------ Clock Report ------------------
|
|
|
Global Clock Resources:
|
Global Clock Resources:
|
CLK_PIN : 0 out of 12 (0%)
|
CLK_PIN : 0 out of 12 (0%)
|
GR_PCLK : 0 out of 12 (0%)
|
GR_PCLK : 1 out of 12 (8%)
|
PLL : 0 out of 4 (0%)
|
PLL : 0 out of 4 (0%)
|
DCS : 0 out of 2 (0%)
|
DCS : 0 out of 2 (0%)
|
DCC : 0 out of 60 (0%)
|
DCC : 0 out of 60 (0%)
|
CLKDIV : 0 out of 4 (0%)
|
CLKDIV : 0 out of 4 (0%)
|
|
|
Line 71... |
Line 76... |
Quadrant TR Clocks:
|
Quadrant TR Clocks:
|
|
|
PRIMARY : 0 out of 16 (0%)
|
PRIMARY : 0 out of 16 (0%)
|
|
|
Quadrant BL Clocks:
|
Quadrant BL Clocks:
|
|
PRIMARY "clk_c" from comp "clk" on PIO site "P3 (PL68C)", CLK/CE/SR load = 1
|
|
|
PRIMARY : 0 out of 16 (0%)
|
PRIMARY : 1 out of 16 (6%)
|
|
|
Quadrant BR Clocks:
|
Quadrant BR Clocks:
|
|
PRIMARY "clk_c" from comp "clk" on PIO site "P3 (PL68C)", CLK/CE/SR load = 8
|
|
|
PRIMARY : 0 out of 16 (0%)
|
PRIMARY : 1 out of 16 (6%)
|
|
|
Edge Clocks:
|
Edge Clocks:
|
|
|
No edge clock selected.
|
No edge clock selected.
|
|
|
Line 88... |
Line 95... |
--------------- End of Clock Report ---------------
|
--------------- End of Clock Report ---------------
|
|
|
|
|
+
|
+
|
I/O Usage Summary (final):
|
I/O Usage Summary (final):
|
16 out of 245 (6.5%) PIO sites used.
|
20 out of 245 (8.2%) PIO sites used.
|
16 out of 203 (7.9%) bonded PIO sites used.
|
20 out of 203 (9.9%) bonded PIO sites used.
|
Number of PIO comps: 16; differential: 0.
|
Number of PIO comps: 19; differential: 1.
|
Number of Vref pins used: 0.
|
Number of Vref pins used: 0.
|
|
|
I/O Bank Usage Summary:
|
I/O Bank Usage Summary:
|
+----------+----------------+------------+------------+------------+
|
+----------+----------------+------------+------------+------------+
|
| I/O Bank | Usage | Bank Vccio | Bank Vref1 | Bank Vref2 |
|
| I/O Bank | Usage | Bank Vccio | Bank Vref1 | Bank Vref2 |
|
+----------+----------------+------------+------------+------------+
|
+----------+----------------+------------+------------+------------+
|
| 0 | 0 / 27 ( 0%) | - | - | - |
|
| 0 | 0 / 27 ( 0%) | - | - | - |
|
| 1 | 0 / 33 ( 0%) | - | - | - |
|
| 1 | 0 / 33 ( 0%) | - | - | - |
|
| 2 | 0 / 32 ( 0%) | - | - | - |
|
| 2 | 1 / 32 ( 3%) | 2.5V | - | - |
|
| 3 | 14 / 33 ( 42%) | 2.5V | - | - |
|
| 3 | 14 / 33 ( 42%) | 2.5V | - | - |
|
| 6 | 1 / 33 ( 3%) | 2.5V | - | - |
|
| 6 | 3 / 33 ( 9%) | 2.5V | - | - |
|
| 7 | 0 / 32 ( 0%) | - | - | - |
|
| 7 | 0 / 32 ( 0%) | - | - | - |
|
| 8 | 1 / 13 ( 7%) | 2.5V | - | - |
|
| 8 | 2 / 13 ( 15%) | 2.5V | - | - |
|
+----------+----------------+------------+------------+------------+
|
+----------+----------------+------------+------------+------------+
|
|
|
Total placer CPU time: 3 secs
|
Total placer CPU time: 15 secs
|
|
|
Dumping design to file DisplayDriverwDecoder_impl1.dir/5_1.ncd.
|
Dumping design to file DisplayDriverwDecoder_impl1.dir/5_1.ncd.
|
|
|
INFO - par: The routing stage will be skipped since the design contains no signals and/or connections.
|
0 connections routed; 657 unrouted.
|
Timing score: 0
|
Starting router resource preassignment
|
|
|
|
Completed router resource preassignment. Real time: 23 secs
|
|
|
|
Start NBR router at 01:37:06 01/17/17
|
|
|
|
*****************************************************************
|
|
Info: NBR allows conflicts(one node used by more than one signal)
|
|
in the earlier iterations. In each iteration, it tries to
|
|
solve the conflicts while keeping the critical connections
|
|
routed as short as possible. The routing process is said to
|
|
be completed when no conflicts exist and all connections
|
|
are routed.
|
|
Note: NBR uses a different method to calculate timing slacks. The
|
|
worst slack and total negative slack may not be the same as
|
|
that in TRCE report. You should always run TRCE to verify
|
|
your design.
|
|
*****************************************************************
|
|
|
|
Start NBR special constraint process at 01:37:06 01/17/17
|
|
|
|
Start NBR section for initial routing at 01:37:06 01/17/17
|
|
Level 1, iteration 1
|
|
0(0.00%) conflict; 544(82.80%) untouched conns; 8380 (nbr) score;
|
|
Estimated worst slack/total negative slack: -1.227ns/-8.380ns; real time: 24 secs
|
|
Level 2, iteration 1
|
|
0(0.00%) conflict; 542(82.50%) untouched conns; 8800 (nbr) score;
|
|
Estimated worst slack/total negative slack: -1.238ns/-8.800ns; real time: 24 secs
|
|
Level 3, iteration 1
|
|
0(0.00%) conflict; 523(79.60%) untouched conns; 8800 (nbr) score;
|
|
Estimated worst slack/total negative slack: -1.238ns/-8.800ns; real time: 24 secs
|
|
Level 4, iteration 1
|
|
5(0.00%) conflicts; 0(0.00%) untouched conn; 8800 (nbr) score;
|
|
Estimated worst slack/total negative slack: -1.238ns/-8.800ns; real time: 24 secs
|
|
|
|
Info: Initial congestion level at 75% usage is 0
|
|
Info: Initial congestion area at 75% usage is 0 (0.00%)
|
|
|
|
Start NBR section for normal routing at 01:37:07 01/17/17
|
|
Level 1, iteration 1
|
|
0(0.00%) conflict; 8(1.22%) untouched conns; 8800 (nbr) score;
|
|
Estimated worst slack/total negative slack: -1.238ns/-8.800ns; real time: 24 secs
|
|
Level 2, iteration 1
|
|
0(0.00%) conflict; 8(1.22%) untouched conns; 8800 (nbr) score;
|
|
Estimated worst slack/total negative slack: -1.238ns/-8.800ns; real time: 24 secs
|
|
Level 3, iteration 1
|
|
0(0.00%) conflict; 8(1.22%) untouched conns; 8800 (nbr) score;
|
|
Estimated worst slack/total negative slack: -1.238ns/-8.800ns; real time: 24 secs
|
|
Level 4, iteration 1
|
|
0(0.00%) conflict; 0(0.00%) untouched conn; 8800 (nbr) score;
|
|
Estimated worst slack/total negative slack: -1.238ns/-8.800ns; real time: 24 secs
|
|
|
|
Start NBR section for performance tuning (iteration 1) at 01:37:07 01/17/17
|
|
Level 4, iteration 1
|
|
0(0.00%) conflict; 0(0.00%) untouched conn; 8800 (nbr) score;
|
|
Estimated worst slack/total negative slack: -1.238ns/-8.800ns; real time: 24 secs
|
|
|
|
Start NBR section for re-routing at 01:37:07 01/17/17
|
|
Level 4, iteration 1
|
|
0(0.00%) conflict; 0(0.00%) untouched conn; 8800 (nbr) score;
|
|
Estimated worst slack/total negative slack: -1.238ns/-8.800ns; real time: 24 secs
|
|
|
|
Start NBR section for post-routing at 01:37:07 01/17/17
|
|
|
|
End NBR router with 0 unrouted connection
|
|
|
|
NBR Summary
|
|
-----------
|
|
Number of unrouted connections : 0 (0.00%)
|
|
Number of connections with timing violations : 9 (1.37%)
|
|
Estimated worst slack : -1.238ns
|
|
Timing score : 7103
|
|
-----------
|
|
Notes: The timing info is calculated for SETUP only and all PAR_ADJs are ignored.
|
|
|
|
|
|
|
|
Total CPU time 24 secs
|
|
Total REAL time: 25 secs
|
|
Completely routed.
|
|
End of route. 657 routed (100.00%); 0 unrouted.
|
|
|
|
Hold time timing score: 0, hold timing errors: 0
|
|
|
|
Timing score: 7103
|
|
|
Dumping design to file DisplayDriverwDecoder_impl1.dir/5_1.ncd.
|
Dumping design to file DisplayDriverwDecoder_impl1.dir/5_1.ncd.
|
|
|
|
|
All signals are completely routed.
|
All signals are completely routed.
|
|
|
|
|
PAR_SUMMARY::Run status = completed
|
PAR_SUMMARY::Run status = completed
|
PAR_SUMMARY::Number of unrouted conns = 0
|
PAR_SUMMARY::Number of unrouted conns = 0
|
PAR_SUMMARY::Worst slack> =
|
PAR_SUMMARY::Worst slack> = -1.238
|
PAR_SUMMARY::Timing score> =
|
PAR_SUMMARY::Timing score> = 7.103
|
PAR_SUMMARY::Worst slack> =
|
PAR_SUMMARY::Worst slack> = 0.178
|
PAR_SUMMARY::Timing score> =
|
PAR_SUMMARY::Timing score> = 0.000
|
PAR_SUMMARY::Number of errors = 0
|
PAR_SUMMARY::Number of errors = 0
|
|
|
Total CPU time to completion: 4 secs
|
Total CPU time to completion: 25 secs
|
Total REAL time to completion: 6 secs
|
Total REAL time to completion: 26 secs
|
|
|
par done!
|
par done!
|
|
|
Copyright (c) 1991-1994 by NeoCAD Inc. All rights reserved.
|
Copyright (c) 1991-1994 by NeoCAD Inc. All rights reserved.
|
Copyright (c) 1995 AT&T Corp. All rights reserved.
|
Copyright (c) 1995 AT&T Corp. All rights reserved.
|