Line 55... |
Line 55... |
// synopsys translate_off
|
// synopsys translate_off
|
`include "oc8051_timescale.v"
|
`include "oc8051_timescale.v"
|
// synopsys translate_on
|
// synopsys translate_on
|
|
|
|
|
module oc8051_xram (clk, rst, wr, addr, data_in, data_out, ack, stb);
|
module oc8051_xram (clk, rst, wr, be, addr, data_in, data_out, ack, stb);
|
//
|
//
|
// external data ram for simulation. part of oc8051_tb
|
// external data ram for simulation. part of oc8051_tb
|
// it's tehnology dependent
|
// it's tehnology dependent
|
//
|
//
|
// clk (in) clock
|
// clk (in) clock
|
Line 73... |
Line 73... |
|
|
parameter DELAY=1;
|
parameter DELAY=1;
|
|
|
|
|
input clk, wr, stb, rst;
|
input clk, wr, stb, rst;
|
input [7:0] data_in;
|
input [3:0] be; // byte enable
|
|
input [31:0] data_in;
|
input [15:0] addr;
|
input [15:0] addr;
|
output [7:0] data_out;
|
output [31:0] data_out;
|
output ack;
|
output ack;
|
|
|
reg ackw, ackr;
|
reg ackw, ackr;
|
reg [7:0] data_out;
|
reg [31:0] data_out;
|
reg [2:0] cnt;
|
reg [2:0] cnt;
|
|
|
//
|
//
|
// buffer
|
// buffer
|
reg [7:0] buff [65535:0]; //64kb
|
reg [7:0] buff [65535:0]; //64kb
|
Line 97... |
Line 98... |
always @(posedge clk or posedge rst)
|
always @(posedge clk or posedge rst)
|
begin
|
begin
|
if (rst)
|
if (rst)
|
ackw <= #1 1'b0;
|
ackw <= #1 1'b0;
|
else if (wr && stb && ((DELAY==3'b000) || (cnt==3'b000))) begin
|
else if (wr && stb && ((DELAY==3'b000) || (cnt==3'b000))) begin
|
buff[addr] <= #1 data_in;
|
if(be[0]) buff[addr] <= #1 data_in[7:0];
|
|
if(be[1]) buff[addr+1] <= #1 data_in[15:8];
|
|
if(be[2]) buff[addr+2] <= #1 data_in[23:16];
|
|
if(be[3]) buff[addr+3] <= #1 data_in[31:24];
|
ackw <= #1 1'b1;
|
ackw <= #1 1'b1;
|
end else ackw <= #1 1'b0;
|
end else ackw <= #1 1'b0;
|
end
|
end
|
|
|
always @(posedge clk or posedge rst)
|
always @(posedge clk or posedge rst)
|
if (rst)
|
if (rst)
|
ackr <= #1 1'b0;
|
ackr <= #1 1'b0;
|
else if (stb && !wr && ((DELAY==3'b000) || (cnt==3'b000))) begin
|
else if (stb && !wr && ((DELAY==3'b000) || (cnt==3'b000))) begin
|
data_out <= #1 buff[addr];
|
data_out <= #1 {buff[addr+3], buff[addr+2], buff[addr+1], buff [addr]};
|
ackr <= #1 1'b1;
|
ackr <= #1 1'b1;
|
end else begin
|
end else begin
|
ackr <= #1 1'b0;
|
ackr <= #1 1'b0;
|
data_out <= #1 8'h00;
|
data_out <= #1 8'h00;
|
end
|
end
|