Line 1... |
Line 1... |
Running: /opt/Xilinx/13.4/ISE_DS/ISE/bin/lin/unwrapped/fuse -intstyle ise -incremental -o /home/laraujo/work/uart_block/hdl/iseProject/testUart_wishbone_slave_isim_beh.exe -prj /home/laraujo/work/uart_block/hdl/iseProject/testUart_wishbone_slave_beh.prj work.testUart_wishbone_slave
|
Running: /opt/Xilinx/13.4/ISE_DS/ISE/bin/lin/unwrapped/fuse -relaunch -intstyle "ise" -incremental -o "/home/laraujo/work/uart_block/hdl/iseProject/testUart_wishbone_slave_isim_beh.exe" -prj "/home/laraujo/work/uart_block/hdl/iseProject/testUart_wishbone_slave_beh.prj" "work.testUart_wishbone_slave"
|
ISim O.87xd (signature 0x8ddf5b5d)
|
ISim O.87xd (signature 0x8ddf5b5d)
|
Number of CPUs detected in this system: 4
|
Number of CPUs detected in this system: 4
|
Turning on mult-threading, number of parallel sub-compilation jobs: 8
|
Turning on mult-threading, number of parallel sub-compilation jobs: 8
|
Determining compilation order of HDL files
|
Determining compilation order of HDL files
|
Parsing VHDL file "/home/laraujo/work/uart_block/hdl/iseProject/pkgDefinitions.vhd" into library work
|
Parsing VHDL file "/home/laraujo/work/uart_block/hdl/iseProject/pkgDefinitions.vhd" into library work
|
Line 14... |
Line 14... |
Parsing VHDL file "/home/laraujo/work/uart_block/hdl/iseProject/uart_wishbone_slave.vhd" into library work
|
Parsing VHDL file "/home/laraujo/work/uart_block/hdl/iseProject/uart_wishbone_slave.vhd" into library work
|
Parsing VHDL file "/home/laraujo/work/uart_block/hdl/iseProject/testUart_wishbone_slave.vhd" into library work
|
Parsing VHDL file "/home/laraujo/work/uart_block/hdl/iseProject/testUart_wishbone_slave.vhd" into library work
|
Starting static elaboration
|
Starting static elaboration
|
Completed static elaboration
|
Completed static elaboration
|
Fuse Memory Usage: 37476 KB
|
Fuse Memory Usage: 37476 KB
|
Fuse CPU Usage: 1100 ms
|
Fuse CPU Usage: 1110 ms
|
Compiling package standard
|
Compiling package standard
|
Compiling package std_logic_1164
|
Compiling package std_logic_1164
|
Compiling package std_logic_arith
|
Compiling package std_logic_arith
|
Compiling package std_logic_unsigned
|
Compiling package std_logic_unsigned
|
Compiling package pkgdefinitions
|
Compiling package pkgdefinitions
|
Line 30... |
Line 30... |
Compiling architecture behavioral of entity serial_receiver [serial_receiver_default]
|
Compiling architecture behavioral of entity serial_receiver [serial_receiver_default]
|
Compiling architecture behavioral of entity uart_communication_blocks [uart_communication_blocks_defaul...]
|
Compiling architecture behavioral of entity uart_communication_blocks [uart_communication_blocks_defaul...]
|
Compiling architecture behavioral of entity uart_wishbone_slave [uart_wishbone_slave_default]
|
Compiling architecture behavioral of entity uart_wishbone_slave [uart_wishbone_slave_default]
|
Compiling architecture behavior of entity testuart_wishbone_slave
|
Compiling architecture behavior of entity testuart_wishbone_slave
|
Time Resolution for simulation is 1ps.
|
Time Resolution for simulation is 1ps.
|
Waiting for 5 sub-compilation(s) to finish...
|
Waiting for 1 sub-compilation(s) to finish...
|
Compiled 21 VHDL Units
|
Compiled 21 VHDL Units
|
Built simulation executable /home/laraujo/work/uart_block/hdl/iseProject/testUart_wishbone_slave_isim_beh.exe
|
Built simulation executable /home/laraujo/work/uart_block/hdl/iseProject/testUart_wishbone_slave_isim_beh.exe
|
Fuse Memory Usage: 90148 KB
|
Fuse Memory Usage: 89256 KB
|
Fuse CPU Usage: 1280 ms
|
Fuse CPU Usage: 1270 ms
|
GCC CPU Usage: 4350 ms
|
GCC CPU Usage: 150 ms
|
GCC CPU Usage: 150 ms
|
GCC CPU Usage: 150 ms
|