--===========================================================================----
|
--===========================================================================----
|
--
|
--
|
-- S Y N T H E Z I A B L E Clock_dll for System09 - SOC.
|
-- S Y N T H E Z I A B L E Clock_dll for System09 - SOC.
|
--
|
--
|
--===========================================================================----
|
--===========================================================================----
|
--
|
--
|
-- This core adheres to the GNU public license
|
-- This core adheres to the GNU public license
|
-- No responsibility is taken for this design.
|
-- No responsibility is taken for this design.
|
-- Use at own risk.
|
-- Use at own risk.
|
--
|
--
|
-- File name : Clock_dll.vhd
|
-- File name : Clock_dll.vhd
|
--
|
--
|
-- Purpose : Generates Clocks for System09
|
-- Purpose : Generates Clocks for System09
|
-- For BurchED B3-Spartan2+ and B5-X300
|
-- For BurchED B3-Spartan2+ and B5-X300
|
-- Assumes a 12.5 MHz system clock input
|
-- Assumes a 12.5 MHz system clock input
|
-- Generates a x1 (12.5 MHz) CPU clock
|
-- Generates a x1 (12.5 MHz) CPU clock
|
-- Generates a x2 (25.0 MHz) VGA clock
|
-- Generates a x2 (25.0 MHz) VGA clock
|
-- Generates a x4 (50.0 MHz) MEM clock
|
-- Generates a x4 (50.0 MHz) MEM clock
|
--
|
--
|
-- Dependencies : ieee.Std_Logic_1164
|
-- Dependencies : ieee.Std_Logic_1164
|
-- ieee.std_logic_unsigned
|
-- ieee.std_logic_unsigned
|
-- ieee.std_logic_arith
|
-- ieee.std_logic_arith
|
-- ieee.numeric_std
|
-- ieee.numeric_std
|
--
|
--
|
--
|
--
|
-- Revision History :
|
-- Revision History :
|
--
|
--
|
-- Rev : 0.1
|
-- Rev : 0.1
|
-- Date : 7th September 2008
|
-- Date : 7th September 2008
|
-- Description : Initial version.
|
-- Description : Initial version.
|
--
|
--
|
--
|
--
|
library ieee;
|
library ieee;
|
use ieee.std_logic_1164.all;
|
use ieee.std_logic_1164.all;
|
use IEEE.STD_LOGIC_ARITH.ALL;
|
use IEEE.STD_LOGIC_ARITH.ALL;
|
use IEEE.STD_LOGIC_UNSIGNED.ALL;
|
use IEEE.STD_LOGIC_UNSIGNED.ALL;
|
use ieee.numeric_std.all;
|
use ieee.numeric_std.all;
|
library unisim;
|
library unisim;
|
use unisim.vcomponents.all;
|
use unisim.vcomponents.all;
|
|
|
entity clock_div is
|
entity clock_div is
|
port(
|
port(
|
clk_in : in std_Logic; -- System Clock input
|
clk_in : in std_Logic; -- System Clock input
|
sys_clk : out std_logic; -- System Clock Out (1/1)
|
sys_clk : out std_logic; -- System Clock Out (1/1)
|
vga_clk : out std_logic; -- VGA Pixel Clock Out (1/2)
|
vga_clk : out std_logic; -- VGA Pixel Clock Out (1/2)
|
cpu_clk : out std_logic -- CPU Clock Out (1/4)
|
cpu_clk : out std_logic -- CPU Clock Out (1/4)
|
);
|
);
|
end entity;
|
end entity;
|
|
|
architecture RTL of clock_div is
|
architecture RTL of clock_div is
|
|
|
signal div_clk : std_logic;
|
signal div_clk : std_logic;
|
signal div_count : std_logic_vector(1 downto 0);
|
signal div_count : std_logic_vector(1 downto 0);
|
|
|
component IBUFG
|
component IBUFG
|
port (
|
port (
|
i: in std_logic;
|
i: in std_logic;
|
o: out std_logic
|
o: out std_logic
|
);
|
);
|
end component;
|
end component;
|
|
|
component BUFG
|
component BUFG
|
port (
|
port (
|
i: in std_logic;
|
i: in std_logic;
|
o: out std_logic
|
o: out std_logic
|
);
|
);
|
end component;
|
end component;
|
|
|
|
|
--
|
--
|
-- Start instantiation
|
-- Start instantiation
|
--
|
--
|
begin
|
begin
|
|
|
--
|
--
|
-- 50.0MHz system clock
|
-- 50.0MHz system clock
|
--
|
--
|
sys_clk_buffer : IBUFG
|
sys_clk_buffer : IBUFG
|
port map(
|
port map(
|
i => clk_in,
|
i => clk_in,
|
o => div_clk
|
o => div_clk
|
);
|
);
|
|
|
--
|
--
|
-- 25 MHz VGA clock output
|
-- 25 MHz VGA clock output
|
--
|
--
|
vga_clk_buffer : BUFG
|
vga_clk_buffer : BUFG
|
port map(
|
port map(
|
i => div_count(0),
|
i => div_count(0),
|
o => vga_clk
|
o => vga_clk
|
);
|
);
|
|
|
--
|
--
|
-- 12.5MHz CPU clock
|
-- 12.5MHz CPU clock
|
--
|
--
|
cpu_clk_buffer : BUFG
|
cpu_clk_buffer : BUFG
|
port map(
|
port map(
|
i => div_count(1),
|
i => div_count(1),
|
o => cpu_clk
|
o => cpu_clk
|
);
|
);
|
|
|
--
|
--
|
-- Clock divider
|
-- Clock divider
|
--
|
--
|
clock_div : process( div_clk )
|
clock_div : process( div_clk )
|
begin
|
begin
|
if rising_edge( div_clk) then
|
if rising_edge( div_clk) then
|
div_count <= div_count + "01";
|
div_count <= div_count + "01";
|
end if;
|
end if;
|
sys_clk <= div_clk;
|
sys_clk <= div_clk;
|
end process;
|
end process;
|
|
|
end architecture;
|
end architecture;
|
|
|