-------------------------------------------------------------------------------
|
-------------------------------------------------------------------------------
|
--
|
--
|
-- Copyright 2020
|
-- Copyright 2020
|
-- ASTRON (Netherlands Institute for Radio Astronomy) <http://www.astron.nl/>
|
-- ASTRON (Netherlands Institute for Radio Astronomy) <http://www.astron.nl/>
|
-- P.O.Box 2, 7990 AA Dwingeloo, The Netherlands
|
-- P.O.Box 2, 7990 AA Dwingeloo, The Netherlands
|
--
|
--
|
-- Licensed under the Apache License, Version 2.0 (the "License");
|
-- Licensed under the Apache License, Version 2.0 (the "License");
|
-- you may not use this file except in compliance with the License.
|
-- you may not use this file except in compliance with the License.
|
-- You may obtain a copy of the License at
|
-- You may obtain a copy of the License at
|
--
|
--
|
-- http://www.apache.org/licenses/LICENSE-2.0
|
-- http://www.apache.org/licenses/LICENSE-2.0
|
--
|
--
|
-- Unless required by applicable law or agreed to in writing, software
|
-- Unless required by applicable law or agreed to in writing, software
|
-- distributed under the License is distributed on an "AS IS" BASIS,
|
-- distributed under the License is distributed on an "AS IS" BASIS,
|
-- WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
|
-- WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
|
-- See the License for the specific language governing permissions and
|
-- See the License for the specific language governing permissions and
|
-- limitations under the License.
|
-- limitations under the License.
|
--
|
--
|
-------------------------------------------------------------------------------
|
-------------------------------------------------------------------------------
|
|
|
LIBRARY ieee, technology_lib;
|
LIBRARY ieee, common_pkg_lib;
|
USE ieee.std_logic_1164.all;
|
USE ieee.std_logic_1164.all;
|
USE work.tech_fifo_component_pkg.ALL;
|
USE work.tech_fifo_component_pkg.ALL;
|
USE technology_lib.technology_pkg.ALL;
|
USE common_pkg_lib.common_pkg.ALL;
|
USE technology_lib.technology_select_pkg.ALL;
|
|
|
--USE technology_lib.technology_pkg.ALL;
|
|
--USE technology_lib.technology_select_pkg.ALL;
|
|
|
-- Declare IP libraries to ensure default binding in simulation. The IP library clause is ignored by synthesis.
|
-- Declare IP libraries to ensure default binding in simulation. The IP library clause is ignored by synthesis.
|
LIBRARY ip_stratixiv_fifo_lib;
|
--LIBRARY ip_stratixiv_fifo_lib;
|
--LIBRARY ip_arria10_fifo_lib;
|
--LIBRARY ip_arria10_fifo_lib;
|
--LIBRARY ip_arria10_e3sge3_fifo_lib;
|
--LIBRARY ip_arria10_e3sge3_fifo_lib;
|
--LIBRARY ip_arria10_e1sg_fifo_lib;
|
--LIBRARY ip_arria10_e1sg_fifo_lib;
|
|
|
ENTITY tech_fifo_sc IS
|
ENTITY tech_fifo_sc IS
|
GENERIC (
|
GENERIC (
|
g_technology : NATURAL := c_tech_select_default;
|
g_technology : NATURAL := 0; --c_tech_select_default;
|
g_use_eab : STRING := "ON";
|
g_use_eab : STRING := "ON";
|
g_dat_w : NATURAL;
|
g_dat_w : NATURAL;
|
g_nof_words : NATURAL
|
g_nof_words : NATURAL
|
);
|
);
|
PORT (
|
PORT (
|
aclr : IN STD_LOGIC;
|
aclr : IN STD_LOGIC;
|
clock : IN STD_LOGIC;
|
clock : IN STD_LOGIC;
|
data : IN STD_LOGIC_VECTOR (g_dat_w-1 DOWNTO 0);
|
data : IN STD_LOGIC_VECTOR (g_dat_w-1 DOWNTO 0);
|
rdreq : IN STD_LOGIC;
|
rdreq : IN STD_LOGIC;
|
wrreq : IN STD_LOGIC;
|
wrreq : IN STD_LOGIC;
|
empty : OUT STD_LOGIC;
|
empty : OUT STD_LOGIC;
|
full : OUT STD_LOGIC;
|
full : OUT STD_LOGIC;
|
q : OUT STD_LOGIC_VECTOR (g_dat_w-1 DOWNTO 0);
|
q : OUT STD_LOGIC_VECTOR (g_dat_w-1 DOWNTO 0);
|
usedw : OUT STD_LOGIC_VECTOR (tech_ceil_log2(g_nof_words)-1 DOWNTO 0)
|
usedw : OUT STD_LOGIC_VECTOR (ceil_log2(g_nof_words)-1 DOWNTO 0)
|
);
|
);
|
END tech_fifo_sc;
|
END tech_fifo_sc;
|
|
|
|
|
ARCHITECTURE str OF tech_fifo_sc IS
|
ARCHITECTURE str OF tech_fifo_sc IS
|
|
|
BEGIN
|
BEGIN
|
|
|
gen_ip_stratixiv : IF g_technology=c_tech_stratixiv GENERATE
|
gen_ip_stratixiv : IF g_technology=0 GENERATE
|
u0 : ip_stratixiv_fifo_sc
|
u0 : ip_stratixiv_fifo_sc
|
GENERIC MAP (g_use_eab, g_dat_w, g_nof_words)
|
GENERIC MAP (g_use_eab, g_dat_w, g_nof_words)
|
PORT MAP (aclr, clock, data, rdreq, wrreq, empty, full, q, usedw);
|
PORT MAP (aclr, clock, data, rdreq, wrreq, empty, full, q, usedw);
|
END GENERATE;
|
END GENERATE;
|
|
|
-- gen_ip_arria10 : IF g_technology=c_tech_arria10 GENERATE
|
-- gen_ip_arria10 : IF g_technology=c_tech_arria10 GENERATE
|
-- u0 : ip_arria10_fifo_sc
|
-- u0 : ip_arria10_fifo_sc
|
-- GENERIC MAP (g_use_eab, g_dat_w, g_nof_words)
|
-- GENERIC MAP (g_use_eab, g_dat_w, g_nof_words)
|
-- PORT MAP (aclr, clock, data, rdreq, wrreq, empty, full, q, usedw);
|
-- PORT MAP (aclr, clock, data, rdreq, wrreq, empty, full, q, usedw);
|
-- END GENERATE;
|
-- END GENERATE;
|
--
|
--
|
-- gen_ip_arria10_e3sge3 : IF g_technology=c_tech_arria10_e3sge3 GENERATE
|
-- gen_ip_arria10_e3sge3 : IF g_technology=c_tech_arria10_e3sge3 GENERATE
|
-- u0 : ip_arria10_e3sge3_fifo_sc
|
-- u0 : ip_arria10_e3sge3_fifo_sc
|
-- GENERIC MAP (g_use_eab, g_dat_w, g_nof_words)
|
-- GENERIC MAP (g_use_eab, g_dat_w, g_nof_words)
|
-- PORT MAP (aclr, clock, data, rdreq, wrreq, empty, full, q, usedw);
|
-- PORT MAP (aclr, clock, data, rdreq, wrreq, empty, full, q, usedw);
|
-- END GENERATE;
|
-- END GENERATE;
|
--
|
--
|
-- gen_ip_arria10_e1sg : IF g_technology=c_tech_arria10_e1sg GENERATE
|
-- gen_ip_arria10_e1sg : IF g_technology=c_tech_arria10_e1sg GENERATE
|
-- u0 : ip_arria10_e1sg_fifo_sc
|
-- u0 : ip_arria10_e1sg_fifo_sc
|
-- GENERIC MAP (g_use_eab, g_dat_w, g_nof_words)
|
-- GENERIC MAP (g_use_eab, g_dat_w, g_nof_words)
|
-- PORT MAP (aclr, clock, data, rdreq, wrreq, empty, full, q, usedw);
|
-- PORT MAP (aclr, clock, data, rdreq, wrreq, empty, full, q, usedw);
|
-- END GENERATE;
|
-- END GENERATE;
|
|
|
END ARCHITECTURE;
|
END ARCHITECTURE;
|
|
|