OpenCores
URL https://opencores.org/ocsvn/axi_master/axi_master/trunk

Subversion Repositories axi_master

[/] [axi_master/] [trunk/] [src/] [base/] [ic_registry_wr.v] - Diff between revs 2 and 14

Go to most recent revision | Only display areas with differences | Details | Blame | View Log

Rev 2 Rev 14
<##//////////////////////////////////////////////////////////////////
<##//////////////////////////////////////////////////////////////////
////                                                             ////
////                                                             ////
////  Author: Eyal Hochberg                                      ////
////  Author: Eyal Hochberg                                      ////
////          eyal@provartec.com                                 ////
////          eyal@provartec.com                                 ////
////                                                             ////
////                                                             ////
////  Downloaded from: http://www.opencores.org                  ////
////  Downloaded from: http://www.opencores.org                  ////
/////////////////////////////////////////////////////////////////////
/////////////////////////////////////////////////////////////////////
////                                                             ////
////                                                             ////
//// Copyright (C) 2010 Provartec LTD                            ////
//// Copyright (C) 2010 Provartec LTD                            ////
//// www.provartec.com                                           ////
//// www.provartec.com                                           ////
//// info@provartec.com                                          ////
//// info@provartec.com                                          ////
////                                                             ////
////                                                             ////
//// This source file may be used and distributed without        ////
//// This source file may be used and distributed without        ////
//// restriction provided that this copyright statement is not   ////
//// restriction provided that this copyright statement is not   ////
//// removed from the file and that any derivative work contains ////
//// removed from the file and that any derivative work contains ////
//// the original copyright notice and the associated disclaimer.////
//// the original copyright notice and the associated disclaimer.////
////                                                             ////
////                                                             ////
//// This source file is free software; you can redistribute it  ////
//// This source file is free software; you can redistribute it  ////
//// and/or modify it under the terms of the GNU Lesser General  ////
//// and/or modify it under the terms of the GNU Lesser General  ////
//// Public License as published by the Free Software Foundation.////
//// Public License as published by the Free Software Foundation.////
////                                                             ////
////                                                             ////
//// This source is distributed in the hope that it will be      ////
//// This source is distributed in the hope that it will be      ////
//// useful, but WITHOUT ANY WARRANTY; without even the implied  ////
//// useful, but WITHOUT ANY WARRANTY; without even the implied  ////
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR     ////
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR     ////
//// PURPOSE.  See the GNU Lesser General Public License for more////
//// PURPOSE.  See the GNU Lesser General Public License for more////
//// details. http://www.gnu.org/licenses/lgpl.html              ////
//// details. http://www.gnu.org/licenses/lgpl.html              ////
////                                                             ////
////                                                             ////
//////////////////////////////////////////////////////////////////##>
//////////////////////////////////////////////////////////////////##>
 
 
OUTFILE PREFIX_ic_registry_wr.v
OUTFILE PREFIX_ic_registry_wr.v
 
 
ITER MX
ITER MX
ITER SX
ITER SX
 
 
LOOP MX
 
ITER MMX_IDX
 
ENDLOOP MX
 
 
 
module PREFIX_ic_registry_wr(PORTS);
module PREFIX_ic_registry_wr(PORTS);
 
 
 
 
 
 
   input                            clk;
   input                            clk;
   input                            reset;
   input                            reset;
 
 
   port                             MMX_AWGROUP_IC_AXI_CMD;
   port                             MMX_AWGROUP_IC_AXI_CMD;
 
 
   input [ID_BITS-1:0]  MMX_WID;
   input [ID_BITS-1:0]              MMX_WID;
   input                            MMX_WVALID;
   input                            MMX_WVALID;
   input                            MMX_WREADY;
   input                            MMX_WREADY;
   input                            MMX_WLAST;
   input                            MMX_WLAST;
   output [SLV_BITS-1:0] MMX_WSLV;
   output [SLV_BITS-1:0]            MMX_WSLV;
   output                           MMX_WOK;
   output                           MMX_WOK;
 
 
   input                            SSX_AWVALID;
   input                            SSX_AWVALID;
   input                            SSX_AWREADY;
   input                            SSX_AWREADY;
   input [MSTR_BITS-1:0] SSX_AWMSTR;
   input [MSTR_BITS-1:0]            SSX_AWMSTR;
   input                            SSX_WVALID;
   input                            SSX_WVALID;
   input                            SSX_WREADY;
   input                            SSX_WREADY;
   input                            SSX_WLAST;
   input                            SSX_WLAST;
 
 
 
 
   wire                             AWmatch_MMX_IDMMX_IDX;
   wire                             AWmatch_MMX_IDGROUP_MMX_ID.IDX;
   wire                             Wmatch_MMX_IDMMX_IDX;
   wire                             Wmatch_MMX_IDGROUP_MMX_ID.IDX;
 
 
   wire                             cmd_push_MMX;
   wire                             cmd_push_MMX;
   wire                             cmd_push_MMX_IDMMX_IDX;
   wire                             cmd_push_MMX_IDGROUP_MMX_ID.IDX;
 
 
   wire                             cmd_pop_MMX;
   wire                             cmd_pop_MMX;
   wire                             cmd_pop_MMX_IDMMX_IDX;
   wire                             cmd_pop_MMX_IDGROUP_MMX_ID.IDX;
 
 
   wire [SLV_BITS-1:0]   slave_in_MMX_IDMMX_IDX;
   wire [SLV_BITS-1:0]              slave_in_MMX_IDGROUP_MMX_ID.IDX;
   wire [SLV_BITS-1:0]   slave_out_MMX_IDMMX_IDX;
   wire [SLV_BITS-1:0]              slave_out_MMX_IDGROUP_MMX_ID.IDX;
   wire                             slave_empty_MMX_IDMMX_IDX;
   wire                             slave_empty_MMX_IDGROUP_MMX_ID.IDX;
   wire                             slave_full_MMX_IDMMX_IDX;
   wire                             slave_full_MMX_IDGROUP_MMX_ID.IDX;
 
 
   wire                             cmd_push_SSX;
   wire                             cmd_push_SSX;
   wire                             cmd_pop_SSX;
   wire                             cmd_pop_SSX;
   wire [MSTR_BITS-1:0] master_in_SSX;
   wire [MSTR_BITS-1:0]             master_in_SSX;
   wire [MSTR_BITS-1:0] master_out_SSX;
   wire [MSTR_BITS-1:0]             master_out_SSX;
   wire                             master_empty_SSX;
   wire                             master_empty_SSX;
   wire                             master_full_SSX;
   wire                             master_full_SSX;
 
 
   reg [SLV_BITS-1:0]    MMX_WSLV;
   reg [SLV_BITS-1:0]               MMX_WSLV;
   reg                              MMX_WOK;
   reg                              MMX_WOK;
 
 
 
 
 
 
 
 
   assign                           AWmatch_MMX_IDMMX_IDX  = MMX_AWID == ID_MMX_IDMMX_IDX;
   assign                           AWmatch_MMX_IDGROUP_MMX_ID.IDX  = MMX_AWID == ID_BITS'GROUP_MMX_ID;
 
 
   assign                           Wmatch_MMX_IDMMX_IDX   = MMX_WID == ID_MMX_IDMMX_IDX;
   assign                           Wmatch_MMX_IDGROUP_MMX_ID.IDX   = MMX_WID == ID_BITS'GROUP_MMX_ID;
 
 
 
 
   assign                           cmd_push_MMX           = MMX_AWVALID & MMX_AWREADY;
   assign                           cmd_push_MMX           = MMX_AWVALID & MMX_AWREADY;
   assign                           cmd_push_MMX_IDMMX_IDX = cmd_push_MMX & AWmatch_MMX_IDMMX_IDX;
   assign                           cmd_push_MMX_IDGROUP_MMX_ID.IDX = cmd_push_MMX & AWmatch_MMX_IDGROUP_MMX_ID.IDX;
   assign                           cmd_pop_MMX            = MMX_WVALID & MMX_WREADY & MMX_WLAST;
   assign                           cmd_pop_MMX            = MMX_WVALID & MMX_WREADY & MMX_WLAST;
   assign                           cmd_pop_MMX_IDMMX_IDX  = cmd_pop_MMX & Wmatch_MMX_IDMMX_IDX;
   assign                           cmd_pop_MMX_IDGROUP_MMX_ID.IDX  = cmd_pop_MMX & Wmatch_MMX_IDGROUP_MMX_ID.IDX;
 
 
   assign                           cmd_push_SSX           = SSX_AWVALID & SSX_AWREADY;
   assign                           cmd_push_SSX           = SSX_AWVALID & SSX_AWREADY;
   assign                           cmd_pop_SSX            = SSX_WVALID & SSX_WREADY & SSX_WLAST;
   assign                           cmd_pop_SSX            = SSX_WVALID & SSX_WREADY & SSX_WLAST;
   assign                           master_in_SSX          = SSX_AWMSTR;
   assign                           master_in_SSX          = SSX_AWMSTR;
 
 
   assign                           slave_in_MMX_IDMMX_IDX = MMX_AWSLV;
   assign                           slave_in_MMX_IDGROUP_MMX_ID.IDX = MMX_AWSLV;
 
 
 
 
   LOOP MX
   LOOP MX
   always @(MMX_WID
   always @(*)
            or slave_out_MMX_IDMMX_IDX
 
            )
 
     begin
     begin
        case (MMX_WID)
        case (MMX_WID)
          ID_MMX_IDMMX_IDX : MMX_WSLV = slave_out_MMX_IDMMX_IDX;
          ID_BITS'GROUP_MMX_ID : MMX_WSLV = slave_out_MMX_IDGROUP_MMX_ID.IDX;
          default : MMX_WSLV = SERR;
          default : MMX_WSLV = SERR;
        endcase
        endcase
     end
     end
 
 
   always @(MMX_WSLV
   always @(*)
            or master_out_SSX
 
            )
 
     begin
     begin
        case (MMX_WSLV)
        case (MMX_WSLV)
          'dSX : MMX_WOK = master_out_SSX == 'dMX;
          SLV_BITS'dSX : MMX_WOK = master_out_SSX == MSTR_BITS'dMX;
          default : MMX_WOK = 1'b0;
          default : MMX_WOK = 1'b0;
        endcase
        endcase
     end
     end
 
 
   ENDLOOP MX
   ENDLOOP MX
 
 
LOOP MX
LOOP MX
LOOP MMX_IDX
 LOOP IX GROUP_MMX_ID.NUM
   prgen_fifo #(SLV_BITS, CMD_DEPTH)
   prgen_fifo #(SLV_BITS, CMD_DEPTH)
   slave_fifo_MMX_IDMMX_IDX(
   slave_fifo_MMX_IDIX(
                    .clk(clk),
                    .clk(clk),
                    .reset(reset),
                    .reset(reset),
                    .push(cmd_push_MMX_IDMMX_IDX),
                       .push(cmd_push_MMX_IDIX),
                    .pop(cmd_pop_MMX_IDMMX_IDX),
                       .pop(cmd_pop_MMX_IDIX),
                    .din(slave_in_MMX_IDMMX_IDX),
                       .din(slave_in_MMX_IDIX),
                    .dout(slave_out_MMX_IDMMX_IDX),
                       .dout(slave_out_MMX_IDIX),
                            .empty(slave_empty_MMX_IDMMX_IDX),
                       .empty(slave_empty_MMX_IDIX),
                            .full(slave_full_MMX_IDMMX_IDX)
                       .full(slave_full_MMX_IDIX)
                    );
                    );
 
 
   ENDLOOP MMX_IDX
 ENDLOOP IX
   ENDLOOP MX
   ENDLOOP MX
 
 
 
 
 
 
   LOOP SX
LOOP SX
   prgen_fifo #(MSTR_BITS, 32)
   prgen_fifo #(MSTR_BITS, 32)
   master_fifo_SSX(
   master_fifo_SSX(
                   .clk(clk),
                   .clk(clk),
                   .reset(reset),
                   .reset(reset),
                   .push(cmd_push_SSX),
                   .push(cmd_push_SSX),
                   .pop(cmd_pop_SSX),
                   .pop(cmd_pop_SSX),
                   .din(master_in_SSX),
                   .din(master_in_SSX),
                   .dout(master_out_SSX),
                   .dout(master_out_SSX),
                   .empty(master_empty_SSX),
                   .empty(master_empty_SSX),
                   .full(master_full_SSX)
                   .full(master_full_SSX)
                   );
                   );
 
 
   ENDLOOP SX
ENDLOOP SX
 
 
endmodule
endmodule
 
 
 
 
 
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.