OpenCores
URL https://opencores.org/ocsvn/bu_pacman/bu_pacman/trunk

Subversion Repositories bu_pacman

[/] [bu_pacman/] [tags/] [arelease/] [test_memory_map.map] - Diff between revs 4 and 6

Only display areas with differences | Details | Blame | View Log

Rev 4 Rev 6
Release 10.1 Map K.31 (nt)
Release 10.1 Map K.31 (nt)
Xilinx Map Application Log File for Design 'test_memory'
Xilinx Map Application Log File for Design 'test_memory'
Design Information
Design Information
------------------
------------------
Command Line   : map -ise X:/Display_Controller/Display_Controller.ise -intstyle
Command Line   : map -ise X:/Display_Controller/Display_Controller.ise -intstyle
ise -p xc3s200-ft256-4 -cm area -pr off -k 4 -c 100 -o test_memory_map.ncd
ise -p xc3s200-ft256-4 -cm area -pr off -k 4 -c 100 -o test_memory_map.ncd
test_memory.ngd test_memory.pcf
test_memory.ngd test_memory.pcf
Target Device  : xc3s200
Target Device  : xc3s200
Target Package : ft256
Target Package : ft256
Target Speed   : -4
Target Speed   : -4
Mapper Version : spartan3 -- $Revision: 1.1.1.1 $
Mapper Version : spartan3 -- $Revision: 1.1.1.1 $
Mapped Date    : Thu Nov 20 21:07:08 2008
Mapped Date    : Thu Nov 20 21:07:08 2008
Mapping design into LUTs...
Mapping design into LUTs...
Running directed packing...
Running directed packing...
Running delay-based LUT packing...
Running delay-based LUT packing...
Running related packing...
Running related packing...
Design Summary
Design Summary
--------------
--------------
Design Summary:
Design Summary:
Number of errors:      0
Number of errors:      0
Number of warnings:    4
Number of warnings:    4
Logic Utilization:
Logic Utilization:
Logic Distribution:
Logic Distribution:
    Number of Slices containing only related logic:       0 out of       0   0%
    Number of Slices containing only related logic:       0 out of       0   0%
    Number of Slices containing unrelated logic:          0 out of       0   0%
    Number of Slices containing unrelated logic:          0 out of       0   0%
      *See NOTES below for an explanation of the effects of unrelated logic.
      *See NOTES below for an explanation of the effects of unrelated logic.
  Number of bonded IOBs:                 10 out of     173    5%
  Number of bonded IOBs:                 10 out of     173    5%
  Number of RAMB16s:                      1 out of      12    8%
  Number of RAMB16s:                      1 out of      12    8%
Peak Memory Usage:  125 MB
Peak Memory Usage:  125 MB
Total REAL time to MAP completion:  7 secs
Total REAL time to MAP completion:  7 secs
Total CPU time to MAP completion:   1 secs
Total CPU time to MAP completion:   1 secs
NOTES:
NOTES:
   Related logic is defined as being logic that shares connectivity - e.g. two
   Related logic is defined as being logic that shares connectivity - e.g. two
   LUTs are "related" if they share common inputs.  When assembling slices,
   LUTs are "related" if they share common inputs.  When assembling slices,
   Map gives priority to combine logic that is related.  Doing so results in
   Map gives priority to combine logic that is related.  Doing so results in
   the best timing performance.
   the best timing performance.
   Unrelated logic shares no connectivity.  Map will only begin packing
   Unrelated logic shares no connectivity.  Map will only begin packing
   unrelated logic into a slice once 99% of the slices are occupied through
   unrelated logic into a slice once 99% of the slices are occupied through
   related logic packing.
   related logic packing.
   Note that once logic distribution reaches the 99% level through related
   Note that once logic distribution reaches the 99% level through related
   logic packing, this does not mean the device is completely utilized.
   logic packing, this does not mean the device is completely utilized.
   Unrelated logic packing will then begin, continuing until all usable LUTs
   Unrelated logic packing will then begin, continuing until all usable LUTs
   and FFs are occupied.  Depending on your timing budget, increased levels of
   and FFs are occupied.  Depending on your timing budget, increased levels of
   unrelated logic packing may adversely affect the overall timing performance
   unrelated logic packing may adversely affect the overall timing performance
   of your design.
   of your design.
Mapping completed.
Mapping completed.
See MAP report file "test_memory_map.mrp" for details.
See MAP report file "test_memory_map.mrp" for details.
 
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.