//////////////////////////////////////////////////////////////////////
|
//////////////////////////////////////////////////////////////////////
|
//// ////
|
//// ////
|
//// MAC_rx_add_chk.v ////
|
//// MAC_rx_add_chk.v ////
|
//// ////
|
//// ////
|
//// This file is part of the Ethernet IP core project ////
|
//// This file is part of the Ethernet IP core project ////
|
//// http://www.opencores.org/projects.cgi/wr_en/ethernet_tri_mode/////
|
//// http://www.opencores.org/projects.cgi/wr_en/ethernet_tri_mode/////
|
//// ////
|
//// ////
|
//// Author(s): ////
|
//// Author(s): ////
|
//// - Jon Gao (gaojon@yahoo.com) ////
|
//// - Jon Gao (gaojon@yahoo.com) ////
|
//// ////
|
//// ////
|
//// ////
|
//// ////
|
//////////////////////////////////////////////////////////////////////
|
//////////////////////////////////////////////////////////////////////
|
//// ////
|
//// ////
|
//// Copyright (C) 2001 Authors ////
|
//// Copyright (C) 2001 Authors ////
|
//// ////
|
//// ////
|
//// This source file may be used and distributed without ////
|
//// This source file may be used and distributed without ////
|
//// restriction provided that this copyright statement is not ////
|
//// restriction provided that this copyright statement is not ////
|
//// removed from the file and that any derivative work contains ////
|
//// removed from the file and that any derivative work contains ////
|
//// the original copyright notice and the associated disclaimer. ////
|
//// the original copyright notice and the associated disclaimer. ////
|
//// ////
|
//// ////
|
//// This source file is free software; you can redistribute it ////
|
//// This source file is free software; you can redistribute it ////
|
//// and/or modify it under the terms of the GNU Lesser General ////
|
//// and/or modify it under the terms of the GNU Lesser General ////
|
//// Public License as published by the Free Software Foundation; ////
|
//// Public License as published by the Free Software Foundation; ////
|
//// either version 2.1 of the License, or (at your option) any ////
|
//// either version 2.1 of the License, or (at your option) any ////
|
//// later version. ////
|
//// later version. ////
|
//// ////
|
//// ////
|
//// This source is distributed in the hope that it will be ////
|
//// This source is distributed in the hope that it will be ////
|
//// useful, but WITHOUT ANY WARRANTY; without even the implied ////
|
//// useful, but WITHOUT ANY WARRANTY; without even the implied ////
|
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR ////
|
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR ////
|
//// PURPOSE. See the GNU Lesser General Public License for more ////
|
//// PURPOSE. See the GNU Lesser General Public License for more ////
|
//// details. ////
|
//// details. ////
|
//// ////
|
//// ////
|
//// You should have received a copy of the GNU Lesser General ////
|
//// You should have received a copy of the GNU Lesser General ////
|
//// Public License along with this source; if not, download it ////
|
//// Public License along with this source; if not, download it ////
|
//// from http://www.opencores.org/lgpl.shtml ////
|
//// from http://www.opencores.org/lgpl.shtml ////
|
//// ////
|
//// ////
|
//////////////////////////////////////////////////////////////////////
|
//////////////////////////////////////////////////////////////////////
|
//
|
//
|
// CVS Revision History
|
// CVS Revision History
|
//
|
//
|
// $Log: not supported by cvs2svn $
|
// $Log: not supported by cvs2svn $
|
// Revision 1.2 2005/12/16 06:44:17 Administrator
|
// Revision 1.2 2005/12/16 06:44:17 Administrator
|
// replaced tab with space.
|
// replaced tab with space.
|
// passed 9.6k length frame test.
|
// passed 9.6k length frame test.
|
//
|
//
|
// Revision 1.1.1.1 2005/12/13 01:51:45 Administrator
|
// Revision 1.1.1.1 2005/12/13 01:51:45 Administrator
|
// no message
|
// no message
|
//
|
//
|
|
|
module MAC_rx_add_chk (
|
module MAC_rx_add_chk (
|
Reset ,
|
Reset ,
|
Clk ,
|
Clk ,
|
Init ,
|
Init ,
|
data ,
|
data ,
|
MAC_add_en ,
|
MAC_add_en ,
|
MAC_rx_add_chk_err ,
|
MAC_rx_add_chk_err ,
|
//From CPU
|
//From CPU
|
MAC_rx_add_chk_en ,
|
MAC_rx_add_chk_en ,
|
MAC_add_prom_data ,
|
MAC_add_prom_data ,
|
MAC_add_prom_add ,
|
MAC_add_prom_add ,
|
MAC_add_prom_wr
|
MAC_add_prom_wr
|
|
|
);
|
);
|
input Reset ;
|
input Reset ;
|
input Clk ;
|
input Clk ;
|
input Init ;
|
input Init ;
|
input [7:0] data ;
|
input [7:0] data ;
|
input MAC_add_en ;
|
input MAC_add_en ;
|
output MAC_rx_add_chk_err ;
|
output MAC_rx_add_chk_err ;
|
//From CPU
|
//From CPU
|
input MAC_rx_add_chk_en ;
|
input MAC_rx_add_chk_en ;
|
input [7:0] MAC_add_prom_data ;
|
input [7:0] MAC_add_prom_data ;
|
input [2:0] MAC_add_prom_add ;
|
input [2:0] MAC_add_prom_add ;
|
input MAC_add_prom_wr ;
|
input MAC_add_prom_wr ;
|
|
|
//******************************************************************************
|
//******************************************************************************
|
//internal signals
|
//internal signals
|
//******************************************************************************
|
//******************************************************************************
|
reg [2:0] addr_rd;
|
reg [2:0] addr_rd;
|
wire[2:0] addr_wr;
|
wire[2:0] addr_wr;
|
wire[7:0] din;
|
wire[7:0] din;
|
wire[7:0] dout;
|
wire[7:0] dout;
|
wire wr_en;
|
wire wr_en;
|
|
|
reg MAC_rx_add_chk_err;
|
reg MAC_rx_add_chk_err;
|
reg MAC_add_prom_wr_dl1;
|
reg MAC_add_prom_wr_dl1;
|
reg MAC_add_prom_wr_dl2;
|
reg MAC_add_prom_wr_dl2;
|
reg [7:0] data_dl1 ;
|
reg [7:0] data_dl1 ;
|
reg MAC_add_en_dl1 ;
|
reg MAC_add_en_dl1 ;
|
//******************************************************************************
|
//******************************************************************************
|
//write data from cpu to prom
|
//write data from cpu to prom
|
//******************************************************************************
|
//******************************************************************************
|
always @ (posedge Clk or posedge Reset)
|
always @ (posedge Clk or posedge Reset)
|
if (Reset)
|
if (Reset)
|
begin
|
begin
|
data_dl1 <=0;
|
data_dl1 <=0;
|
MAC_add_en_dl1 <=0;
|
MAC_add_en_dl1 <=0;
|
end
|
end
|
else
|
else
|
begin
|
begin
|
data_dl1 <=data;
|
data_dl1 <=data;
|
MAC_add_en_dl1 <=MAC_add_en;
|
MAC_add_en_dl1 <=MAC_add_en;
|
end
|
end
|
|
|
always @ (posedge Clk or posedge Reset)
|
always @ (posedge Clk or posedge Reset)
|
if (Reset)
|
if (Reset)
|
begin
|
begin
|
MAC_add_prom_wr_dl1 <=0;
|
MAC_add_prom_wr_dl1 <=0;
|
MAC_add_prom_wr_dl2 <=0;
|
MAC_add_prom_wr_dl2 <=0;
|
end
|
end
|
else
|
else
|
begin
|
begin
|
MAC_add_prom_wr_dl1 <=MAC_add_prom_wr;
|
MAC_add_prom_wr_dl1 <=MAC_add_prom_wr;
|
MAC_add_prom_wr_dl2 <=MAC_add_prom_wr_dl1;
|
MAC_add_prom_wr_dl2 <=MAC_add_prom_wr_dl1;
|
end
|
end
|
|
|
assign wr_en =MAC_add_prom_wr_dl1&!MAC_add_prom_wr_dl2;
|
assign wr_en =MAC_add_prom_wr_dl1&!MAC_add_prom_wr_dl2;
|
assign addr_wr =MAC_add_prom_add;
|
assign addr_wr =MAC_add_prom_add;
|
assign din =MAC_add_prom_data;
|
assign din =MAC_add_prom_data;
|
|
|
//******************************************************************************
|
//******************************************************************************
|
//mac add verify
|
//mac add verify
|
//******************************************************************************
|
//******************************************************************************
|
always @ (posedge Clk or posedge Reset)
|
always @ (posedge Clk or posedge Reset)
|
if (Reset)
|
if (Reset)
|
addr_rd <=0;
|
addr_rd <=0;
|
else if (Init)
|
else if (Init)
|
addr_rd <=0;
|
addr_rd <=0;
|
else if (MAC_add_en)
|
else if (MAC_add_en)
|
addr_rd <=addr_rd + 1;
|
addr_rd <=addr_rd + 1;
|
|
|
always @ (posedge Clk or posedge Reset)
|
always @ (posedge Clk or posedge Reset)
|
if (Reset)
|
if (Reset)
|
MAC_rx_add_chk_err <=0;
|
MAC_rx_add_chk_err <=0;
|
else if (Init)
|
else if (Init)
|
MAC_rx_add_chk_err <=0;
|
MAC_rx_add_chk_err <=0;
|
else if (MAC_rx_add_chk_en&&MAC_add_en_dl1&&dout!=data_dl1)
|
else if (MAC_rx_add_chk_en&&MAC_add_en_dl1&&dout!=data_dl1)
|
MAC_rx_add_chk_err <=1;
|
MAC_rx_add_chk_err <=1;
|
|
|
|
|
//******************************************************************************
|
//******************************************************************************
|
//a port for read ,b port for write .
|
//a port for read ,b port for write .
|
//******************************************************************************
|
//******************************************************************************
|
duram #(8,3,"M512","DUAL_PORT") U_duram(
|
duram #(8,3,"M512","DUAL_PORT") U_duram(
|
.data_a (din ),
|
.data_a (din ),
|
.wren_a (wr_en ),
|
.wren_a (wr_en ),
|
.address_a (addr_wr ),
|
.address_a (addr_wr ),
|
.address_b (addr_rd ),
|
.address_b (addr_rd ),
|
.clock_a (Clk ),
|
.clock_a (Clk ),
|
.clock_b (Clk ),
|
.clock_b (Clk ),
|
.q_b (dout ));
|
.q_b (dout ));
|
|
|
endmodule
|
endmodule
|
|
|