URL
https://opencores.org/ocsvn/minsoc/minsoc/trunk
Go to most recent revision |
Only display areas with differences |
Details |
Blame |
View Log
Rev 120 |
Rev 139 |
PROJECT_DIR=rtl/verilog/ethmac/rtl/verilog
|
PROJECT_DIR=rtl/verilog/ethmac/rtl/verilog
|
PROJECT_SRC=(eth_cop.v
|
PROJECT_SRC=(eth_cop.v
|
eth_registers.v
|
eth_registers.v
|
eth_rxethmac.v
|
eth_rxethmac.v
|
eth_miim.v
|
eth_miim.v
|
ethmac.v
|
ethmac.v
|
eth_rxaddrcheck.v
|
eth_rxaddrcheck.v
|
eth_outputcontrol.v
|
eth_outputcontrol.v
|
eth_rxstatem.v
|
eth_rxstatem.v
|
eth_txethmac.v
|
eth_txethmac.v
|
eth_wishbone.v
|
eth_wishbone.v
|
eth_maccontrol.v
|
eth_maccontrol.v
|
eth_txstatem.v
|
eth_txstatem.v
|
ethmac_defines.v
|
ethmac_defines.v
|
eth_spram_256x32.v
|
eth_spram_256x32.v
|
eth_shiftreg.v
|
eth_shiftreg.v
|
eth_clockgen.v
|
eth_clockgen.v
|
eth_crc.v
|
eth_crc.v
|
eth_rxcounters.v
|
eth_rxcounters.v
|
eth_macstatus.v
|
eth_macstatus.v
|
eth_random.v
|
eth_random.v
|
eth_register.v
|
eth_register.v
|
eth_fifo.v
|
eth_fifo.v
|
eth_receivecontrol.v
|
eth_receivecontrol.v
|
eth_transmitcontrol.v
|
eth_transmitcontrol.v
|
eth_txcounters.v
|
eth_txcounters.v
|
xilinx_dist_ram_16x32.v)
|
xilinx_dist_ram_16x32.v)
|
|
|
© copyright 1999-2024
OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.