// #################################################################################################
|
// #################################################################################################
|
// # << NEORV32: neorv32_cpu.c - CPU Core Functions HW Driver >> #
|
// # << NEORV32: neorv32_cpu.c - CPU Core Functions HW Driver >> #
|
// # ********************************************************************************************* #
|
// # ********************************************************************************************* #
|
// # BSD 3-Clause License #
|
// # BSD 3-Clause License #
|
// # #
|
// # #
|
// # Copyright (c) 2020, Stephan Nolting. All rights reserved. #
|
// # Copyright (c) 2020, Stephan Nolting. All rights reserved. #
|
// # #
|
// # #
|
// # Redistribution and use in source and binary forms, with or without modification, are #
|
// # Redistribution and use in source and binary forms, with or without modification, are #
|
// # permitted provided that the following conditions are met: #
|
// # permitted provided that the following conditions are met: #
|
// # #
|
// # #
|
// # 1. Redistributions of source code must retain the above copyright notice, this list of #
|
// # 1. Redistributions of source code must retain the above copyright notice, this list of #
|
// # conditions and the following disclaimer. #
|
// # conditions and the following disclaimer. #
|
// # #
|
// # #
|
// # 2. Redistributions in binary form must reproduce the above copyright notice, this list of #
|
// # 2. Redistributions in binary form must reproduce the above copyright notice, this list of #
|
// # conditions and the following disclaimer in the documentation and/or other materials #
|
// # conditions and the following disclaimer in the documentation and/or other materials #
|
// # provided with the distribution. #
|
// # provided with the distribution. #
|
// # #
|
// # #
|
// # 3. Neither the name of the copyright holder nor the names of its contributors may be used to #
|
// # 3. Neither the name of the copyright holder nor the names of its contributors may be used to #
|
// # endorse or promote products derived from this software without specific prior written #
|
// # endorse or promote products derived from this software without specific prior written #
|
// # permission. #
|
// # permission. #
|
// # #
|
// # #
|
// # THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND ANY EXPRESS #
|
// # THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND ANY EXPRESS #
|
// # OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF #
|
// # OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF #
|
// # MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE #
|
// # MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE #
|
// # COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, #
|
// # COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, #
|
// # EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE #
|
// # EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE #
|
// # GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED #
|
// # GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED #
|
// # AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING #
|
// # AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING #
|
// # NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED #
|
// # NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED #
|
// # OF THE POSSIBILITY OF SUCH DAMAGE. #
|
// # OF THE POSSIBILITY OF SUCH DAMAGE. #
|
// # ********************************************************************************************* #
|
// # ********************************************************************************************* #
|
// # The NEORV32 Processor - https://github.com/stnolting/neorv32 (c) Stephan Nolting #
|
// # The NEORV32 Processor - https://github.com/stnolting/neorv32 (c) Stephan Nolting #
|
// #################################################################################################
|
// #################################################################################################
|
|
|
|
|
/**********************************************************************//**
|
/**********************************************************************//**
|
* @file neorv32_cpu.c
|
* @file neorv32_cpu.c
|
* @author Stephan Nolting
|
* @author Stephan Nolting
|
* @brief CPU Core Functions HW driver source file.
|
* @brief CPU Core Functions HW driver source file.
|
**************************************************************************/
|
**************************************************************************/
|
|
|
#include "neorv32.h"
|
#include "neorv32.h"
|
#include "neorv32_cpu.h"
|
#include "neorv32_cpu.h"
|
|
|
|
|
/**********************************************************************//**
|
/**********************************************************************//**
|
* Enable specific CPU interrupt.
|
* Enable specific CPU interrupt.
|
*
|
*
|
* @note Interrupts have to be globally enabled via neorv32_cpu_eint(void), too.
|
* @note Interrupts have to be globally enabled via neorv32_cpu_eint(void), too.
|
*
|
*
|
* @param[in] irq_sel CPU interrupt select. See #NEORV32_CPU_MIE_enum.
|
* @param[in] irq_sel CPU interrupt select. See #NEORV32_CPU_MIE_enum.
|
* @return 0 if success, 1 if error (invalid irq_sel).
|
* @return 0 if success, 1 if error (invalid irq_sel).
|
**************************************************************************/
|
**************************************************************************/
|
int neorv32_cpu_irq_enable(uint8_t irq_sel) {
|
int neorv32_cpu_irq_enable(uint8_t irq_sel) {
|
|
|
if ((irq_sel != CPU_MIE_MSIE) && (irq_sel != CPU_MIE_MTIE) && (irq_sel != CPU_MIE_MEIE)) {
|
if ((irq_sel != CPU_MIE_MSIE) && (irq_sel != CPU_MIE_MTIE) && (irq_sel != CPU_MIE_MEIE) &&
|
|
(irq_sel != CPU_MIE_FIRQ0E) && (irq_sel != CPU_MIE_FIRQ1E) && (irq_sel != CPU_MIE_FIRQ2E) && (irq_sel != CPU_MIE_FIRQ3E)) {
|
return 1;
|
return 1;
|
}
|
}
|
|
|
register uint32_t mask = (uint32_t)(1 << irq_sel);
|
register uint32_t mask = (uint32_t)(1 << irq_sel);
|
asm volatile ("csrrs zero, mie, %0" : : "r" (mask));
|
asm volatile ("csrrs zero, mie, %0" : : "r" (mask));
|
return 0;
|
return 0;
|
}
|
}
|
|
|
|
|
/**********************************************************************//**
|
/**********************************************************************//**
|
* Disable specific CPU interrupt.
|
* Disable specific CPU interrupt.
|
*
|
*
|
* @param[in] irq_sel CPU interrupt select. See #NEORV32_CPU_MIE_enum.
|
* @param[in] irq_sel CPU interrupt select. See #NEORV32_CPU_MIE_enum.
|
* @return 0 if success, 1 if error (invalid irq_sel).
|
* @return 0 if success, 1 if error (invalid irq_sel).
|
**************************************************************************/
|
**************************************************************************/
|
int neorv32_cpu_irq_disable(uint8_t irq_sel) {
|
int neorv32_cpu_irq_disable(uint8_t irq_sel) {
|
|
|
if ((irq_sel != CPU_MIE_MSIE) && (irq_sel != CPU_MIE_MTIE) && (irq_sel != CPU_MIE_MEIE)) {
|
if ((irq_sel != CPU_MIE_MSIE) && (irq_sel != CPU_MIE_MTIE) && (irq_sel != CPU_MIE_MEIE) &&
|
|
(irq_sel != CPU_MIE_FIRQ0E) && (irq_sel != CPU_MIE_FIRQ1E) && (irq_sel != CPU_MIE_FIRQ2E) && (irq_sel != CPU_MIE_FIRQ3E)) {
|
return 1;
|
return 1;
|
}
|
}
|
|
|
register uint32_t mask = (uint32_t)(1 << irq_sel);
|
register uint32_t mask = (uint32_t)(1 << irq_sel);
|
asm volatile ("csrrc zero, mie, %0" : : "r" (mask));
|
asm volatile ("csrrc zero, mie, %0" : : "r" (mask));
|
return 0;
|
return 0;
|
}
|
}
|
|
|
|
|
/**********************************************************************//**
|
/**********************************************************************//**
|
* Get cycle count from cycle[h].
|
* Get cycle count from cycle[h].
|
*
|
*
|
* @note The cycle[h] CSR is shadowed copy of the mcycle[h] CSR.
|
* @note The cycle[h] CSR is shadowed copy of the mcycle[h] CSR.
|
*
|
*
|
* @return Current cycle counter (64 bit).
|
* @return Current cycle counter (64 bit).
|
**************************************************************************/
|
**************************************************************************/
|
uint64_t neorv32_cpu_get_cycle(void) {
|
uint64_t neorv32_cpu_get_cycle(void) {
|
|
|
union {
|
union {
|
uint64_t uint64;
|
uint64_t uint64;
|
uint32_t uint32[sizeof(uint64_t)/2];
|
uint32_t uint32[sizeof(uint64_t)/2];
|
} cycles;
|
} cycles;
|
|
|
uint32_t tmp1, tmp2, tmp3;
|
uint32_t tmp1, tmp2, tmp3;
|
while(1) {
|
while(1) {
|
tmp1 = neorv32_cpu_csr_read(CSR_CYCLEH);
|
tmp1 = neorv32_cpu_csr_read(CSR_CYCLEH);
|
tmp2 = neorv32_cpu_csr_read(CSR_CYCLE);
|
tmp2 = neorv32_cpu_csr_read(CSR_CYCLE);
|
tmp3 = neorv32_cpu_csr_read(CSR_CYCLEH);
|
tmp3 = neorv32_cpu_csr_read(CSR_CYCLEH);
|
if (tmp1 == tmp3) {
|
if (tmp1 == tmp3) {
|
break;
|
break;
|
}
|
}
|
}
|
}
|
|
|
cycles.uint32[0] = tmp2;
|
cycles.uint32[0] = tmp2;
|
cycles.uint32[1] = tmp3;
|
cycles.uint32[1] = tmp3;
|
|
|
return cycles.uint64;
|
return cycles.uint64;
|
}
|
}
|
|
|
|
|
/**********************************************************************//**
|
/**********************************************************************//**
|
* Set mcycle[h] counter.
|
* Set mcycle[h] counter.
|
*
|
*
|
* @param[in] value New value for mcycle[h] CSR (64-bit).
|
* @param[in] value New value for mcycle[h] CSR (64-bit).
|
**************************************************************************/
|
**************************************************************************/
|
void neorv32_cpu_set_mcycle(uint64_t value) {
|
void neorv32_cpu_set_mcycle(uint64_t value) {
|
|
|
union {
|
union {
|
uint64_t uint64;
|
uint64_t uint64;
|
uint32_t uint32[sizeof(uint64_t)/2];
|
uint32_t uint32[sizeof(uint64_t)/2];
|
} cycles;
|
} cycles;
|
|
|
cycles.uint64 = value;
|
cycles.uint64 = value;
|
|
|
neorv32_cpu_csr_write(CSR_MCYCLE, 0);
|
neorv32_cpu_csr_write(CSR_MCYCLE, 0);
|
neorv32_cpu_csr_write(CSR_MCYCLEH, cycles.uint32[1]);
|
neorv32_cpu_csr_write(CSR_MCYCLEH, cycles.uint32[1]);
|
neorv32_cpu_csr_write(CSR_MCYCLE, cycles.uint32[0]);
|
neorv32_cpu_csr_write(CSR_MCYCLE, cycles.uint32[0]);
|
}
|
}
|
|
|
|
|
/**********************************************************************//**
|
/**********************************************************************//**
|
* Get retired instructions counter from instret[h].
|
* Get retired instructions counter from instret[h].
|
*
|
*
|
* @note The instret[h] CSR is shadowed copy of the instret[h] CSR.
|
* @note The instret[h] CSR is shadowed copy of the instret[h] CSR.
|
*
|
*
|
* @return Current instructions counter (64 bit).
|
* @return Current instructions counter (64 bit).
|
**************************************************************************/
|
**************************************************************************/
|
uint64_t neorv32_cpu_get_instret(void) {
|
uint64_t neorv32_cpu_get_instret(void) {
|
|
|
union {
|
union {
|
uint64_t uint64;
|
uint64_t uint64;
|
uint32_t uint32[sizeof(uint64_t)/2];
|
uint32_t uint32[sizeof(uint64_t)/2];
|
} cycles;
|
} cycles;
|
|
|
uint32_t tmp1, tmp2, tmp3;
|
uint32_t tmp1, tmp2, tmp3;
|
while(1) {
|
while(1) {
|
tmp1 = neorv32_cpu_csr_read(CSR_INSTRETH);
|
tmp1 = neorv32_cpu_csr_read(CSR_INSTRETH);
|
tmp2 = neorv32_cpu_csr_read(CSR_INSTRET);
|
tmp2 = neorv32_cpu_csr_read(CSR_INSTRET);
|
tmp3 = neorv32_cpu_csr_read(CSR_INSTRETH);
|
tmp3 = neorv32_cpu_csr_read(CSR_INSTRETH);
|
if (tmp1 == tmp3) {
|
if (tmp1 == tmp3) {
|
break;
|
break;
|
}
|
}
|
}
|
}
|
|
|
cycles.uint32[0] = tmp2;
|
cycles.uint32[0] = tmp2;
|
cycles.uint32[1] = tmp3;
|
cycles.uint32[1] = tmp3;
|
|
|
return cycles.uint64;
|
return cycles.uint64;
|
}
|
}
|
|
|
|
|
/**********************************************************************//**
|
/**********************************************************************//**
|
* Set retired instructions counter minstret[h].
|
* Set retired instructions counter minstret[h].
|
*
|
*
|
* @param[in] value New value for mcycle[h] CSR (64-bit).
|
* @param[in] value New value for mcycle[h] CSR (64-bit).
|
**************************************************************************/
|
**************************************************************************/
|
void neorv32_cpu_set_minstret(uint64_t value) {
|
void neorv32_cpu_set_minstret(uint64_t value) {
|
|
|
union {
|
union {
|
uint64_t uint64;
|
uint64_t uint64;
|
uint32_t uint32[sizeof(uint64_t)/2];
|
uint32_t uint32[sizeof(uint64_t)/2];
|
} cycles;
|
} cycles;
|
|
|
cycles.uint64 = value;
|
cycles.uint64 = value;
|
|
|
neorv32_cpu_csr_write(CSR_MINSTRET, 0);
|
neorv32_cpu_csr_write(CSR_MINSTRET, 0);
|
neorv32_cpu_csr_write(CSR_MINSTRETH, cycles.uint32[1]);
|
neorv32_cpu_csr_write(CSR_MINSTRETH, cycles.uint32[1]);
|
neorv32_cpu_csr_write(CSR_MINSTRET, cycles.uint32[0]);
|
neorv32_cpu_csr_write(CSR_MINSTRET, cycles.uint32[0]);
|
}
|
}
|
|
|
|
|
/**********************************************************************//**
|
/**********************************************************************//**
|
* Get current system time from time[h] CSR.
|
* Get current system time from time[h] CSR.
|
*
|
*
|
* @note This function requires the MTIME system timer to be implemented.
|
* @note This function requires the MTIME system timer to be implemented.
|
*
|
*
|
* @return Current system time (64 bit).
|
* @return Current system time (64 bit).
|
**************************************************************************/
|
**************************************************************************/
|
uint64_t neorv32_cpu_get_systime(void) {
|
uint64_t neorv32_cpu_get_systime(void) {
|
|
|
union {
|
union {
|
uint64_t uint64;
|
uint64_t uint64;
|
uint32_t uint32[sizeof(uint64_t)/2];
|
uint32_t uint32[sizeof(uint64_t)/2];
|
} cycles;
|
} cycles;
|
|
|
uint32_t tmp1, tmp2, tmp3;
|
uint32_t tmp1, tmp2, tmp3;
|
while(1) {
|
while(1) {
|
tmp1 = neorv32_cpu_csr_read(CSR_TIMEH);
|
tmp1 = neorv32_cpu_csr_read(CSR_TIMEH);
|
tmp2 = neorv32_cpu_csr_read(CSR_TIME);
|
tmp2 = neorv32_cpu_csr_read(CSR_TIME);
|
tmp3 = neorv32_cpu_csr_read(CSR_TIMEH);
|
tmp3 = neorv32_cpu_csr_read(CSR_TIMEH);
|
if (tmp1 == tmp3) {
|
if (tmp1 == tmp3) {
|
break;
|
break;
|
}
|
}
|
}
|
}
|
|
|
cycles.uint32[0] = tmp2;
|
cycles.uint32[0] = tmp2;
|
cycles.uint32[1] = tmp3;
|
cycles.uint32[1] = tmp3;
|
|
|
return cycles.uint64;
|
return cycles.uint64;
|
}
|
}
|
|
|
|
|
/**********************************************************************//**
|
/**********************************************************************//**
|
* Simple delay function (not very precise) using busy wait.
|
* Simple delay function (not very precise) using busy wait.
|
*
|
*
|
* @param[in] time_ms Time in ms to wait.
|
* @param[in] time_ms Time in ms to wait.
|
**************************************************************************/
|
**************************************************************************/
|
void neorv32_cpu_delay_ms(uint32_t time_ms) {
|
void neorv32_cpu_delay_ms(uint32_t time_ms) {
|
|
|
uint32_t clock_speed = SYSINFO_CLK >> 10; // fake divide by 1000
|
uint32_t clock_speed = SYSINFO_CLK >> 10; // fake divide by 1000
|
clock_speed = clock_speed >> 5; // divide by loop execution time (~30 cycles)
|
clock_speed = clock_speed >> 5; // divide by loop execution time (~30 cycles)
|
uint32_t cnt = clock_speed * time_ms;
|
uint32_t cnt = clock_speed * time_ms;
|
|
|
// one iteration = ~30 cycles
|
// one iteration = ~30 cycles
|
while (cnt) {
|
while (cnt) {
|
asm volatile("nop");
|
asm volatile("nop");
|
asm volatile("nop");
|
asm volatile("nop");
|
asm volatile("nop");
|
asm volatile("nop");
|
asm volatile("nop");
|
asm volatile("nop");
|
cnt--;
|
cnt--;
|
}
|
}
|
}
|
}
|
|
|
|
|