OpenCores
URL https://opencores.org/ocsvn/open8_urisc/open8_urisc/trunk

Subversion Repositories open8_urisc

[/] [open8_urisc/] [trunk/] [VHDL/] [o8_gpout.vhd] - Diff between revs 213 and 223

Go to most recent revision | Only display areas with differences | Details | Blame | View Log

Rev 213 Rev 223
-- Copyright (c)2011, 20219, 2020 Jeremy Seth Henry
-- Copyright (c)2011, 20219, 2020 Jeremy Seth Henry
-- All rights reserved.
-- All rights reserved.
--
--
-- Redistribution and use in source and binary forms, with or without
-- Redistribution and use in source and binary forms, with or without
-- modification, are permitted provided that the following conditions are met:
-- modification, are permitted provided that the following conditions are met:
--     * Redistributions of source code must retain the above copyright
--     * Redistributions of source code must retain the above copyright
--       notice, this list of conditions and the following disclaimer.
--       notice, this list of conditions and the following disclaimer.
--     * Redistributions in binary form must reproduce the above copyright
--     * Redistributions in binary form must reproduce the above copyright
--       notice, this list of conditions and the following disclaimer in the
--       notice, this list of conditions and the following disclaimer in the
--       documentation and/or other materials provided with the distribution,
--       documentation and/or other materials provided with the distribution,
--       where applicable (as part of a user interface, debugging port, etc.)
--       where applicable (as part of a user interface, debugging port, etc.)
--
--
-- THIS SOFTWARE IS PROVIDED BY JEREMY SETH HENRY ``AS IS'' AND ANY
-- THIS SOFTWARE IS PROVIDED BY JEREMY SETH HENRY ``AS IS'' AND ANY
-- EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
-- EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
-- WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
-- WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
-- DISCLAIMED. IN NO EVENT SHALL JEREMY SETH HENRY BE LIABLE FOR ANY
-- DISCLAIMED. IN NO EVENT SHALL JEREMY SETH HENRY BE LIABLE FOR ANY
-- DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
-- DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
-- (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
-- (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
-- LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
-- LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
-- ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
-- ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
-- (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
-- (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
-- THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
-- THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
--
--
-- VHDL Units :  o8_gpout
-- VHDL Units :  o8_gpout
-- Description:  Provides a single 8-bit GP output register with selectable
-- Description:  Provides a single 8-bit GP output register with selectable
--            :   tri-state control.
--            :   tri-state control.
--
--
-- Register Map:
-- Register Map:
-- Offset  Bitfield Description                        Read/Write
-- Offset  Bitfield Description                        Read/Write
--   0x00  AAAAAAAA Output Register                       (RW)
--   0x00  AAAAAAAA Output Register                       (RW)
--   0x01  AAAAAAAA Enable/Tri-State Register             (RW)
--   0x01  AAAAAAAA Enable/Tri-State Register             (RW)
--
--
-- Note that setting a bit to '1' will enable the pin for output, while
-- Note that setting a bit to '1' will enable the pin for output, while
--  setting it to a '0' will tri-state the pin.
--  setting it to a '0' will tri-state the pin.
--
--
-- Revision History
-- Revision History
-- Author          Date     Change
-- Author          Date     Change
------------------ -------- ---------------------------------------------------
------------------ -------- ---------------------------------------------------
-- Seth Henry      07/28/11 Design Start
-- Seth Henry      07/28/11 Design Start
-- Seth Henry      12/19/19 Renamed to "o8_gpout" to fit "theme"
-- Seth Henry      12/19/19 Renamed to "o8_gpout" to fit "theme"
-- Seth Henry      04/10/20 Code Cleanup and comments
-- Seth Henry      04/10/20 Code Cleanup and comments
 
 
library ieee;
library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_1164.all;
 
 
library work;
library work;
  use work.open8_pkg.all;
  use work.open8_pkg.all;
 
 
entity o8_gpout is
entity o8_gpout is
generic(
generic(
  Default_Out           : DATA_TYPE := x"00";
  Default_Out           : DATA_TYPE := x"00";
  Default_En            : DATA_TYPE := x"00";
  Default_En            : DATA_TYPE := x"00";
  Disable_Tristate      : boolean   := false;
  Disable_Tristate      : boolean   := false;
  Reset_Level           : std_logic;
  Reset_Level           : std_logic;
  Address               : ADDRESS_TYPE
  Address               : ADDRESS_TYPE
);
);
port(
port(
  Clock                 : in  std_logic;
  Clock                 : in  std_logic;
  Reset                 : in  std_logic;
  Reset                 : in  std_logic;
  --
  --
  Bus_Address           : in  ADDRESS_TYPE;
  Open8_Bus             : in  OPEN8_BUS_TYPE;
  Wr_Enable             : in  std_logic;
 
  Wr_Data               : in  DATA_TYPE;
 
  Rd_Enable             : in  std_logic;
 
  Rd_Data               : out DATA_TYPE;
  Rd_Data               : out DATA_TYPE;
  --
  --
  GPO                   : out DATA_TYPE
  GPO                   : out DATA_TYPE
);
);
end entity;
end entity;
 
 
architecture behave of o8_gpout is
architecture behave of o8_gpout is
 
 
  constant User_Addr    : std_logic_vector(15 downto 1)
  constant User_Addr    : std_logic_vector(15 downto 1)
                          := Address(15 downto 1);
                          := Address(15 downto 1);
  alias  Comp_Addr      is Bus_Address(15 downto 1);
  alias  Comp_Addr      is Open8_Bus.Address(15 downto 1);
  alias  Reg_Addr       is Bus_Address(0);
  alias  Reg_Addr       is Open8_Bus.Address(0);
  signal Reg_Sel        : std_logic;
  signal Reg_Sel        : std_logic := '0';
  signal Addr_Match     : std_logic;
  signal Addr_Match     : std_logic := '0';
  signal Wr_En          : std_logic;
  signal Wr_En          : std_logic := '0';
  signal Wr_Data_q      : DATA_TYPE;
  signal Wr_Data_q      : DATA_TYPE := x"00";
  signal Rd_En          : std_logic;
  signal Rd_En          : std_logic := '0';
 
 
  signal User_Out       : DATA_TYPE;
  signal User_Out       : DATA_TYPE := x"00";
  signal User_En        : DATA_TYPE;
  signal User_En        : DATA_TYPE := x"00";
 
 
begin
begin
 
 
  Addr_Match            <= '1' when Comp_Addr = User_Addr else '0';
  Addr_Match            <= '1' when Comp_Addr = User_Addr else '0';
 
 
  io_reg: process( Clock, Reset )
  io_reg: process( Clock, Reset )
  begin
  begin
    if( Reset = Reset_Level )then
    if( Reset = Reset_Level )then
      Reg_Sel           <= '0';
      Reg_Sel           <= '0';
      Wr_En             <= '0';
      Wr_En             <= '0';
      Wr_Data_q         <= x"00";
      Wr_Data_q         <= x"00";
      Rd_En             <= '0';
      Rd_En             <= '0';
      Rd_Data           <= OPEN8_NULLBUS;
      Rd_Data           <= OPEN8_NULLBUS;
      User_Out          <= Default_Out;
      User_Out          <= Default_Out;
      if( not Disable_Tristate)then
      if( not Disable_Tristate)then
        User_En         <= Default_En;
        User_En         <= Default_En;
      end if;
      end if;
    elsif( rising_edge( Clock ) )then
    elsif( rising_edge( Clock ) )then
      Reg_Sel           <= Reg_Addr;
      Reg_Sel           <= Reg_Addr;
      Wr_En             <= Addr_Match and Wr_Enable;
      Wr_En             <= Addr_Match and Open8_Bus.Wr_En;
      Wr_Data_q         <= Wr_Data;
      Wr_Data_q         <= Open8_Bus.Wr_Data;
      if( Wr_En = '1' )then
      if( Wr_En = '1' )then
        if( Disable_Tristate )then
        if( Disable_Tristate )then
          User_Out      <= Wr_Data_q;
          User_Out      <= Wr_Data_q;
        else
        else
          if( Reg_Sel = '0' )then
          if( Reg_Sel = '0' )then
            User_Out    <= Wr_Data_q;
            User_Out    <= Wr_Data_q;
          else
          else
            User_En     <= Wr_Data_q;
            User_En     <= Wr_Data_q;
          end if;
          end if;
        end if;
        end if;
      end if;
      end if;
 
 
      Rd_Data           <= OPEN8_NULLBUS;
      Rd_Data           <= OPEN8_NULLBUS;
      Rd_En             <= Addr_Match and Rd_Enable;
      Rd_En             <= Addr_Match and Open8_Bus.Rd_En;
      if( Rd_En = '1' )then
      if( Rd_En = '1' )then
        Rd_Data         <= User_Out;
        Rd_Data         <= User_Out;
        if( (Reg_Sel = '1') and (not Disable_Tristate) )then
        if( (Reg_Sel = '1') and (not Disable_Tristate) )then
          Rd_Data       <= User_En;
          Rd_Data       <= User_En;
        end if;
        end if;
      end if;
      end if;
    end if;
    end if;
  end process;
  end process;
 
 
No_Tristates: if( Disable_Tristate )generate
No_Tristates: if( Disable_Tristate )generate
  GPO                   <= User_Out;
  GPO                   <= User_Out;
end generate;
end generate;
 
 
Tristates: if( not Disable_Tristate )generate
Tristates: if( not Disable_Tristate )generate
 
 
  Output_Ctl_proc: process( User_Out, User_En )
  Output_Ctl_proc: process( User_Out, User_En )
  begin
  begin
    for i in 0 to 7 loop
    for i in 0 to 7 loop
      GPO(i)            <= 'Z';
      GPO(i)            <= 'Z';
      if( User_En(i) = '1' )then
      if( User_En(i) = '1' )then
        GPO(i)          <= User_Out(i);
        GPO(i)          <= User_Out(i);
      end if;
      end if;
    end loop;
    end loop;
  end process;
  end process;
 
 
end generate;
end generate;
 
 
end architecture;
end architecture;
 
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.