OpenCores
URL https://opencores.org/ocsvn/open8_urisc/open8_urisc/trunk

Subversion Repositories open8_urisc

[/] [open8_urisc/] [trunk/] [gnu/] [binutils/] [ld/] [testsuite/] [ld-powerpc/] [relbrlt.d] - Diff between revs 95 and 157

Go to most recent revision | Only display areas with differences | Details | Blame | View Log

Rev 95 Rev 157
#source: relbrlt.s
#source: relbrlt.s
#as: -a64
#as: -a64
#ld: -melf64ppc --emit-relocs
#ld: -melf64ppc --no-ld-generated-unwind-info --emit-relocs
#objdump: -Dr
#objdump: -Dr
.*:     file format elf64-powerpc
.*:     file format elf64-powerpc
Disassembly of section \.text:
Disassembly of section \.text:
0*100000b0 <_start>:
0*100000b0 <_start>:
[0-9a-f  ]*:    49 bf 00 2d     bl      .*
[0-9a-f  ]*:    49 bf 00 2d     bl      .*
[0-9a-f  ]*: R_PPC64_REL24      \.text\+0x37e003c
[0-9a-f  ]*: R_PPC64_REL24      \.text\+0x37e003c
[0-9a-f  ]*:    60 00 00 00     nop
[0-9a-f  ]*:    60 00 00 00     nop
[0-9a-f  ]*:    49 bf 00 19     bl      .*
[0-9a-f  ]*:    49 bf 00 19     bl      .*
[0-9a-f  ]*: R_PPC64_REL24      \.text\+0x3bf0020
[0-9a-f  ]*: R_PPC64_REL24      \.text\+0x3bf0020
[0-9a-f  ]*:    60 00 00 00     nop
[0-9a-f  ]*:    60 00 00 00     nop
[0-9a-f  ]*:    49 bf 00 21     bl      .*
[0-9a-f  ]*:    49 bf 00 21     bl      .*
[0-9a-f  ]*: R_PPC64_REL24      \.text\+0x57e0024
[0-9a-f  ]*: R_PPC64_REL24      \.text\+0x57e0024
[0-9a-f  ]*:    60 00 00 00     nop
[0-9a-f  ]*:    60 00 00 00     nop
[0-9a-f  ]*:    00 00 00 00     \.long 0x0
[0-9a-f  ]*:    00 00 00 00     \.long 0x0
[0-9a-f  ]*:    4b ff ff e4     b       .* <_start>
[0-9a-f  ]*:    4b ff ff e4     b       .* <_start>
        \.\.\.
        \.\.\.
[0-9a-f  ]*<.*plt_branch.*>:
[0-9a-f  ]*<.*plt_branch.*>:
[0-9a-f  ]*:    e9 62 80 00     ld      r11,-32768\(r2\)
[0-9a-f  ]*:    e9 62 80 00     ld      r11,-32768\(r2\)
[0-9a-f  ]*: R_PPC64_TOC16_DS   \*ABS\*\+0x157f00d8
[0-9a-f  ]*: R_PPC64_TOC16_DS   \*ABS\*\+0x157f00d8
[0-9a-f  ]*:    7d 69 03 a6     mtctr   r11
[0-9a-f  ]*:    7d 69 03 a6     mtctr   r11
[0-9a-f  ]*:    4e 80 04 20     bctr
[0-9a-f  ]*:    4e 80 04 20     bctr
[0-9a-f  ]*<.*long_branch.*>:
[0-9a-f  ]*<.*long_branch.*>:
[0-9a-f  ]*:    49 bf 00 10     b       .* 
[0-9a-f  ]*:    49 bf 00 10     b       .* 
[0-9a-f  ]*: R_PPC64_REL24      \*ABS\*\+0x137e00ec
[0-9a-f  ]*: R_PPC64_REL24      \*ABS\*\+0x137e00ec
[0-9a-f  ]*<.*plt_branch.*>:
[0-9a-f  ]*<.*plt_branch.*>:
[0-9a-f  ]*:    e9 62 80 08     ld      r11,-32760\(r2\)
[0-9a-f  ]*:    e9 62 80 08     ld      r11,-32760\(r2\)
[0-9a-f  ]*: R_PPC64_TOC16_DS   \*ABS\*\+0x157f00e0
[0-9a-f  ]*: R_PPC64_TOC16_DS   \*ABS\*\+0x157f00e0
[0-9a-f  ]*:    7d 69 03 a6     mtctr   r11
[0-9a-f  ]*:    7d 69 03 a6     mtctr   r11
[0-9a-f  ]*:    4e 80 04 20     bctr
[0-9a-f  ]*:    4e 80 04 20     bctr
        \.\.\.
        \.\.\.
0*137e00ec :
0*137e00ec :
[0-9a-f  ]*:    4e 80 00 20     blr
[0-9a-f  ]*:    4e 80 00 20     blr
        \.\.\.
        \.\.\.
0*13bf00d0 :
0*13bf00d0 :
[0-9a-f  ]*:    4e 80 00 20     blr
[0-9a-f  ]*:    4e 80 00 20     blr
        \.\.\.
        \.\.\.
0*157e00d4 :
0*157e00d4 :
[0-9a-f  ]*:    4e 80 00 20     blr
[0-9a-f  ]*:    4e 80 00 20     blr
Disassembly of section \.branch_lt:
Disassembly of section \.branch_lt:
0*157f00d8 <\.branch_lt>:
0*157f00d8 <\.branch_lt>:
[0-9a-f  ]*:    00 00 00 00 .*
[0-9a-f  ]*:    00 00 00 00 .*
[0-9a-f  ]*: R_PPC64_RELATIVE   \*ABS\*\+0x13bf00d0
[0-9a-f  ]*: R_PPC64_RELATIVE   \*ABS\*\+0x13bf00d0
[0-9a-f  ]*:    13 bf 00 d0 .*
[0-9a-f  ]*:    13 bf 00 d0 .*
[0-9a-f  ]*:    00 00 00 00 .*
[0-9a-f  ]*:    00 00 00 00 .*
[0-9a-f  ]*: R_PPC64_RELATIVE   \*ABS\*\+0x157e00d4
[0-9a-f  ]*: R_PPC64_RELATIVE   \*ABS\*\+0x157e00d4
[0-9a-f  ]*:    15 7e 00 d4 .*
[0-9a-f  ]*:    15 7e 00 d4 .*
 
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.