OpenCores
URL https://opencores.org/ocsvn/openrisc_2011-10-31/openrisc_2011-10-31/trunk

Subversion Repositories openrisc_2011-10-31

[/] [openrisc/] [tags/] [gdb/] [gdb-6.8/] [gdb-6.8.openrisc-2.1/] [sim/] [testsuite/] [sim/] [frv/] [cst.cgs] - Diff between revs 24 and 33

Only display areas with differences | Details | Blame | View Log

Rev 24 Rev 33
# frv testcase for cst $GRk,@($GRi,$GRj)
# frv testcase for cst $GRk,@($GRi,$GRj)
# mach: all
# mach: all
        .include "testutils.inc"
        .include "testutils.inc"
        start
        start
        .global cst
        .global cst
cst:
cst:
        set_spr_immed   0x1b1b,cccr
        set_spr_immed   0x1b1b,cccr
        set_gr_gr       sp,gr21
        set_gr_gr       sp,gr21
        set_mem_limmed  0xdead,0xbeef,sp
        set_mem_limmed  0xdead,0xbeef,sp
        set_gr_immed    0,gr7
        set_gr_immed    0,gr7
        set_gr_limmed   0xffff,0xffff,gr8
        set_gr_limmed   0xffff,0xffff,gr8
        cst             gr8,@(sp,gr7),cc0,1
        cst             gr8,@(sp,gr7),cc0,1
        test_mem_limmed 0xffff,0xffff,gr21
        test_mem_limmed 0xffff,0xffff,gr21
        inc_gr_immed    -4,sp
        inc_gr_immed    -4,sp
        set_gr_immed    4,gr7
        set_gr_immed    4,gr7
        set_gr_limmed   0xeeee,0xffff,gr8
        set_gr_limmed   0xeeee,0xffff,gr8
        cst             gr8,@(sp,gr7),cc0,1
        cst             gr8,@(sp,gr7),cc0,1
        test_mem_limmed 0xeeee,0xffff,gr21
        test_mem_limmed 0xeeee,0xffff,gr21
        inc_gr_immed    8,sp
        inc_gr_immed    8,sp
        set_gr_immed    -4,gr7
        set_gr_immed    -4,gr7
        set_gr_limmed   0xcccc,0xdddd,gr8
        set_gr_limmed   0xcccc,0xdddd,gr8
        cst             gr8,@(sp,gr7),cc4,1
        cst             gr8,@(sp,gr7),cc4,1
        test_mem_limmed 0xcccc,0xdddd,gr21
        test_mem_limmed 0xcccc,0xdddd,gr21
        set_gr_gr       gr21,sp
        set_gr_gr       gr21,sp
        set_mem_limmed  0xdead,0xbeef,sp
        set_mem_limmed  0xdead,0xbeef,sp
        set_gr_immed    0,gr7
        set_gr_immed    0,gr7
        set_gr_limmed   0xffff,0xffff,gr8
        set_gr_limmed   0xffff,0xffff,gr8
        cst             gr8,@(sp,gr7),cc0,0
        cst             gr8,@(sp,gr7),cc0,0
        test_mem_limmed 0xdead,0xbeef,gr21
        test_mem_limmed 0xdead,0xbeef,gr21
        inc_gr_immed    -4,sp
        inc_gr_immed    -4,sp
        set_gr_immed    4,gr7
        set_gr_immed    4,gr7
        set_gr_limmed   0xeeee,0xffff,gr8
        set_gr_limmed   0xeeee,0xffff,gr8
        cst             gr8,@(sp,gr7),cc0,0
        cst             gr8,@(sp,gr7),cc0,0
        test_mem_limmed 0xdead,0xbeef,gr21
        test_mem_limmed 0xdead,0xbeef,gr21
        inc_gr_immed    8,sp
        inc_gr_immed    8,sp
        set_gr_immed    -4,gr7
        set_gr_immed    -4,gr7
        set_gr_limmed   0xcccc,0xdddd,gr8
        set_gr_limmed   0xcccc,0xdddd,gr8
        cst             gr8,@(sp,gr7),cc4,0
        cst             gr8,@(sp,gr7),cc4,0
        test_mem_limmed 0xdead,0xbeef,gr21
        test_mem_limmed 0xdead,0xbeef,gr21
        set_gr_gr       gr21,sp
        set_gr_gr       gr21,sp
        set_mem_limmed  0xdead,0xbeef,sp
        set_mem_limmed  0xdead,0xbeef,sp
        set_gr_immed    0,gr7
        set_gr_immed    0,gr7
        set_gr_limmed   0xffff,0xffff,gr8
        set_gr_limmed   0xffff,0xffff,gr8
        cst             gr8,@(sp,gr7),cc1,0
        cst             gr8,@(sp,gr7),cc1,0
        test_mem_limmed 0xffff,0xffff,gr21
        test_mem_limmed 0xffff,0xffff,gr21
        inc_gr_immed    -4,sp
        inc_gr_immed    -4,sp
        set_gr_immed    4,gr7
        set_gr_immed    4,gr7
        set_gr_limmed   0xeeee,0xffff,gr8
        set_gr_limmed   0xeeee,0xffff,gr8
        cst             gr8,@(sp,gr7),cc1,0
        cst             gr8,@(sp,gr7),cc1,0
        test_mem_limmed 0xeeee,0xffff,gr21
        test_mem_limmed 0xeeee,0xffff,gr21
        inc_gr_immed    8,sp
        inc_gr_immed    8,sp
        set_gr_immed    -4,gr7
        set_gr_immed    -4,gr7
        set_gr_limmed   0xcccc,0xdddd,gr8
        set_gr_limmed   0xcccc,0xdddd,gr8
        cst             gr8,@(sp,gr7),cc5,0
        cst             gr8,@(sp,gr7),cc5,0
        test_mem_limmed 0xcccc,0xdddd,gr21
        test_mem_limmed 0xcccc,0xdddd,gr21
        set_gr_gr       gr21,sp
        set_gr_gr       gr21,sp
        set_mem_limmed  0xdead,0xbeef,sp
        set_mem_limmed  0xdead,0xbeef,sp
        set_gr_immed    0,gr7
        set_gr_immed    0,gr7
        set_gr_limmed   0xffff,0xffff,gr8
        set_gr_limmed   0xffff,0xffff,gr8
        cst             gr8,@(sp,gr7),cc1,1
        cst             gr8,@(sp,gr7),cc1,1
        test_mem_limmed 0xdead,0xbeef,gr21
        test_mem_limmed 0xdead,0xbeef,gr21
        inc_gr_immed    -4,sp
        inc_gr_immed    -4,sp
        set_gr_immed    4,gr7
        set_gr_immed    4,gr7
        set_gr_limmed   0xeeee,0xffff,gr8
        set_gr_limmed   0xeeee,0xffff,gr8
        cst             gr8,@(sp,gr7),cc1,1
        cst             gr8,@(sp,gr7),cc1,1
        test_mem_limmed 0xdead,0xbeef,gr21
        test_mem_limmed 0xdead,0xbeef,gr21
        inc_gr_immed    8,sp
        inc_gr_immed    8,sp
        set_gr_immed    -4,gr7
        set_gr_immed    -4,gr7
        set_gr_limmed   0xcccc,0xdddd,gr8
        set_gr_limmed   0xcccc,0xdddd,gr8
        cst             gr8,@(sp,gr7),cc5,1
        cst             gr8,@(sp,gr7),cc5,1
        test_mem_limmed 0xdead,0xbeef,gr21
        test_mem_limmed 0xdead,0xbeef,gr21
        set_gr_gr       gr21,sp
        set_gr_gr       gr21,sp
        set_mem_limmed  0xdead,0xbeef,sp
        set_mem_limmed  0xdead,0xbeef,sp
        set_gr_immed    0,gr7
        set_gr_immed    0,gr7
        set_gr_limmed   0xffff,0xffff,gr8
        set_gr_limmed   0xffff,0xffff,gr8
        cst             gr8,@(sp,gr7),cc2,0
        cst             gr8,@(sp,gr7),cc2,0
        test_mem_limmed 0xdead,0xbeef,gr21
        test_mem_limmed 0xdead,0xbeef,gr21
        inc_gr_immed    -4,sp
        inc_gr_immed    -4,sp
        set_gr_immed    4,gr7
        set_gr_immed    4,gr7
        set_gr_limmed   0xeeee,0xffff,gr8
        set_gr_limmed   0xeeee,0xffff,gr8
        cst             gr8,@(sp,gr7),cc2,1
        cst             gr8,@(sp,gr7),cc2,1
        test_mem_limmed 0xdead,0xbeef,gr21
        test_mem_limmed 0xdead,0xbeef,gr21
        inc_gr_immed    8,sp
        inc_gr_immed    8,sp
        set_gr_immed    -4,gr7
        set_gr_immed    -4,gr7
        set_gr_limmed   0xcccc,0xdddd,gr8
        set_gr_limmed   0xcccc,0xdddd,gr8
        cst             gr8,@(sp,gr7),cc6,0
        cst             gr8,@(sp,gr7),cc6,0
        test_mem_limmed 0xdead,0xbeef,gr21
        test_mem_limmed 0xdead,0xbeef,gr21
        set_gr_gr       gr21,sp
        set_gr_gr       gr21,sp
        set_mem_limmed  0xdead,0xbeef,sp
        set_mem_limmed  0xdead,0xbeef,sp
        set_gr_immed    0,gr7
        set_gr_immed    0,gr7
        set_gr_limmed   0xffff,0xffff,gr8
        set_gr_limmed   0xffff,0xffff,gr8
        cst             gr8,@(sp,gr7),cc3,1
        cst             gr8,@(sp,gr7),cc3,1
        test_mem_limmed 0xdead,0xbeef,gr21
        test_mem_limmed 0xdead,0xbeef,gr21
        inc_gr_immed    -4,sp
        inc_gr_immed    -4,sp
        set_gr_immed    4,gr7
        set_gr_immed    4,gr7
        set_gr_limmed   0xeeee,0xffff,gr8
        set_gr_limmed   0xeeee,0xffff,gr8
        cst             gr8,@(sp,gr7),cc3,0
        cst             gr8,@(sp,gr7),cc3,0
        test_mem_limmed 0xdead,0xbeef,gr21
        test_mem_limmed 0xdead,0xbeef,gr21
        inc_gr_immed    8,sp
        inc_gr_immed    8,sp
        set_gr_immed    -4,gr7
        set_gr_immed    -4,gr7
        set_gr_limmed   0xcccc,0xdddd,gr8
        set_gr_limmed   0xcccc,0xdddd,gr8
        cst             gr8,@(sp,gr7),cc7,1
        cst             gr8,@(sp,gr7),cc7,1
        test_mem_limmed 0xdead,0xbeef,gr21
        test_mem_limmed 0xdead,0xbeef,gr21
        pass
        pass
 
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.