OpenCores
URL https://opencores.org/ocsvn/openrisc_2011-10-31/openrisc_2011-10-31/trunk

Subversion Repositories openrisc_2011-10-31

[/] [openrisc/] [tags/] [gdb/] [gdb-6.8/] [gdb-6.8.openrisc-2.1/] [sim/] [testsuite/] [sim/] [m32r/] [rte.cgs] - Diff between revs 24 and 33

Go to most recent revision | Only display areas with differences | Details | Blame | View Log

Rev 24 Rev 33
# m32r testcase for rte
# m32r testcase for rte
# mach(): m32r m32rx
# mach(): m32r m32rx
        .include "testutils.inc"
        .include "testutils.inc"
        start
        start
        .global rte
        .global rte
rte:
rte:
; Test 1: bbpsw = 0, bpsw = 1, psw = 0
; Test 1: bbpsw = 0, bpsw = 1, psw = 0
        ; bbsm = 0, bie = 0, bbcond = 0
        ; bbsm = 0, bie = 0, bbcond = 0
        mvi_h_gr r4, 0
        mvi_h_gr r4, 0
        mvtc r4, cr8
        mvtc r4, cr8
        ; bsm = 1, bie = 1, bcond = 1, sm = 0, ie = 0, cond = 0
        ; bsm = 1, bie = 1, bcond = 1, sm = 0, ie = 0, cond = 0
        mvi_h_gr r4, 0xc100
        mvi_h_gr r4, 0xc100
        mvtc r4, cr0
        mvtc r4, cr0
        ; bbpc = 0
        ; bbpc = 0
        mvaddr_h_gr r4, 0
        mvaddr_h_gr r4, 0
        mvtc r4, bbpc
        mvtc r4, bbpc
        ; bpc = ret1
        ; bpc = ret1
        mvaddr_h_gr r4, ret1
        mvaddr_h_gr r4, ret1
        mvtc r4, bpc
        mvtc r4, bpc
        rte
        rte
        fail
        fail
ret1:
ret1:
        ; test bbsm = 0, bbie = 0, bbcond = 0
        ; test bbsm = 0, bbie = 0, bbcond = 0
        mvfc r4, cr8
        mvfc r4, cr8
        test_h_gr r4, 0
        test_h_gr r4, 0
        ; test bsm = 0, bie = 0, bcond = 0, sm = 1, ie = 1, cond = 1
        ; test bsm = 0, bie = 0, bcond = 0, sm = 1, ie = 1, cond = 1
        mvfc r4, cr0
        mvfc r4, cr0
        test_h_gr r4, 0xc1
        test_h_gr r4, 0xc1
        ; test bbpc = 0
        ; test bbpc = 0
        mvfc r4, bbpc
        mvfc r4, bbpc
        test_h_gr r4, 0
        test_h_gr r4, 0
        ; test bpc = 0
        ; test bpc = 0
        mvfc r4, bpc
        mvfc r4, bpc
        test_h_gr r4, 0
        test_h_gr r4, 0
; Test 2: bbpsw = 1, bpsw = 0, psw = 1
; Test 2: bbpsw = 1, bpsw = 0, psw = 1
        ; bbsm = 1, bie = 1, bbcond = 1
        ; bbsm = 1, bie = 1, bbcond = 1
        mvi_h_gr r4, 0xc1
        mvi_h_gr r4, 0xc1
        mvtc r4, cr8
        mvtc r4, cr8
        ; bsm = 0, bie = 0, bcond = 0, sm = 1, ie = 1, cond = 1
        ; bsm = 0, bie = 0, bcond = 0, sm = 1, ie = 1, cond = 1
        mvi_h_gr r4, 0xc1
        mvi_h_gr r4, 0xc1
        mvtc r4, cr0
        mvtc r4, cr0
        ; bbpc = 42
        ; bbpc = 42
        mvaddr_h_gr r4, 42
        mvaddr_h_gr r4, 42
        mvtc r4, bbpc
        mvtc r4, bbpc
        ; bpc = ret2 + 2
        ; bpc = ret2 + 2
        mvaddr_h_gr r4, ret2 + 2
        mvaddr_h_gr r4, ret2 + 2
        mvtc r4, bpc
        mvtc r4, bpc
        rte
        rte
        fail
        fail
ret2:
ret2:
        ; test bbsm = 1, bbie = 1, bbcond = 1
        ; test bbsm = 1, bbie = 1, bbcond = 1
        mvfc r4, cr8
        mvfc r4, cr8
        test_h_gr r4, 0xc1
        test_h_gr r4, 0xc1
        ; test bsm = 1, bie = 1, bcond = 1, sm = 0, ie = 0, cond = 0
        ; test bsm = 1, bie = 1, bcond = 1, sm = 0, ie = 0, cond = 0
        mvfc r4, cr0
        mvfc r4, cr0
        test_h_gr r4, 0xc100
        test_h_gr r4, 0xc100
        ; test bbpc = 42
        ; test bbpc = 42
        mvfc r4, bbpc
        mvfc r4, bbpc
        test_h_gr r4, 42
        test_h_gr r4, 42
        ; test bpc = 42
        ; test bpc = 42
        mvfc r4, bpc
        mvfc r4, bpc
        test_h_gr r4, 42
        test_h_gr r4, 42
        pass
        pass
 
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.