OpenCores
URL https://opencores.org/ocsvn/openrisc_me/openrisc_me/trunk

Subversion Repositories openrisc_me

[/] [openrisc/] [tags/] [gdb/] [gdb-6.8/] [gdb-6.8.openrisc-2.1/] [sim/] [testsuite/] [sim/] [sh64/] [compact/] [movl2.cgs] - Diff between revs 24 and 33

Only display areas with differences | Details | Blame | View Log

Rev 24 Rev 33
# sh testcase for mov.l $rm, @-$rn -*- Asm -*-
# sh testcase for mov.l $rm, @-$rn -*- Asm -*-
# mach: all
# mach: all
# as: -isa=shcompact
# as: -isa=shcompact
# ld: -m shelf32
# ld: -m shelf32
        .include "compact/testutils.inc"
        .include "compact/testutils.inc"
        start
        start
        mov #30, r1
        mov #30, r1
        shll8 r1
        shll8 r1
        # Save address.
        # Save address.
        mov r1, r7
        mov r1, r7
init:
init:
        # Build up a distinctive bit pattern.
        # Build up a distinctive bit pattern.
        mov #1, r2
        mov #1, r2
        shll8 r2
        shll8 r2
        add #12, r2
        add #12, r2
        shll8 r2
        shll8 r2
        add #85, r2
        add #85, r2
        shll8 r2
        shll8 r2
        add #170, r2
        add #170, r2
        mov.l r2, @-r1
        mov.l r2, @-r1
check:
check:
        # Compare the value loaded into another reg.
        # Compare the value loaded into another reg.
        mov.l @r1, r3
        mov.l @r1, r3
        cmp/eq r2, r3
        cmp/eq r2, r3
        bf wrong
        bf wrong
dec:
dec:
        # Ensure address is decremented.
        # Ensure address is decremented.
        mov #4, r6
        mov #4, r6
        sub r6, r7
        sub r6, r7
        cmp/eq r1, r7
        cmp/eq r1, r7
        bf wrong
        bf wrong
okay:
okay:
        pass
        pass
wrong:
wrong:
        fail
        fail
 
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.