OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [tags/] [gnu-src/] [gcc-4.5.1/] [gcc-4.5.1-or32-1.0rc1/] [gcc/] [testsuite/] [gcc.target/] [i386/] [sse4_1-pinsrd.c] - Diff between revs 318 and 338

Go to most recent revision | Only display areas with differences | Details | Blame | View Log

Rev 318 Rev 338
/* { dg-do run } */
/* { dg-do run } */
/* { dg-require-effective-target sse4 } */
/* { dg-require-effective-target sse4 } */
/* { dg-options "-O2 -msse4.1" } */
/* { dg-options "-O2 -msse4.1" } */
 
 
#ifndef CHECK_H
#ifndef CHECK_H
#define CHECK_H "sse4_1-check.h"
#define CHECK_H "sse4_1-check.h"
#endif
#endif
 
 
#ifndef TEST
#ifndef TEST
#define TEST sse4_1_test
#define TEST sse4_1_test
#endif
#endif
 
 
#include CHECK_H
#include CHECK_H
 
 
#include <smmintrin.h>
#include <smmintrin.h>
#include <string.h>
#include <string.h>
 
 
#define msk0 0x00
#define msk0 0x00
#define msk1 0x01
#define msk1 0x01
#define msk2 0x02
#define msk2 0x02
#define msk3 0x03
#define msk3 0x03
 
 
static void
static void
TEST (void)
TEST (void)
{
{
  union
  union
    {
    {
      __m128i x;
      __m128i x;
      unsigned int i[4];
      unsigned int i[4];
    } res [4], val, tmp;
    } res [4], val, tmp;
  static unsigned int ins[4] = { 3, 4, 5, 6 };
  static unsigned int ins[4] = { 3, 4, 5, 6 };
  int masks[4];
  int masks[4];
  int i;
  int i;
 
 
  val.i[0] = 55;
  val.i[0] = 55;
  val.i[1] = 55;
  val.i[1] = 55;
  val.i[2] = 55;
  val.i[2] = 55;
  val.i[3] = 55;
  val.i[3] = 55;
 
 
  /* Check pinsrd imm8, r32, xmm.  */
  /* Check pinsrd imm8, r32, xmm.  */
  res[0].x = _mm_insert_epi32 (val.x, ins[0], msk0);
  res[0].x = _mm_insert_epi32 (val.x, ins[0], msk0);
  res[1].x = _mm_insert_epi32 (val.x, ins[0], msk1);
  res[1].x = _mm_insert_epi32 (val.x, ins[0], msk1);
  res[2].x = _mm_insert_epi32 (val.x, ins[0], msk2);
  res[2].x = _mm_insert_epi32 (val.x, ins[0], msk2);
  res[3].x = _mm_insert_epi32 (val.x, ins[0], msk3);
  res[3].x = _mm_insert_epi32 (val.x, ins[0], msk3);
 
 
  masks[0] = msk0;
  masks[0] = msk0;
  masks[1] = msk1;
  masks[1] = msk1;
  masks[2] = msk2;
  masks[2] = msk2;
  masks[3] = msk3;
  masks[3] = msk3;
 
 
  for (i = 0; i < 4; i++)
  for (i = 0; i < 4; i++)
    {
    {
      tmp.x = val.x;
      tmp.x = val.x;
      tmp.i[masks[i]] = ins[0];
      tmp.i[masks[i]] = ins[0];
      if (memcmp (&tmp, &res[i], sizeof (tmp)))
      if (memcmp (&tmp, &res[i], sizeof (tmp)))
        abort ();
        abort ();
    }
    }
 
 
  /* Check pinsrd imm8, m32, xmm.  */
  /* Check pinsrd imm8, m32, xmm.  */
  for (i = 0; i < 4; i++)
  for (i = 0; i < 4; i++)
    {
    {
      res[i].x = _mm_insert_epi32 (val.x, ins[i], msk0);
      res[i].x = _mm_insert_epi32 (val.x, ins[i], msk0);
      masks[i] = msk0;
      masks[i] = msk0;
    }
    }
 
 
  for (i = 0; i < 4; i++)
  for (i = 0; i < 4; i++)
    {
    {
      tmp.x = val.x;
      tmp.x = val.x;
      tmp.i[masks[i]] = ins[i];
      tmp.i[masks[i]] = ins[i];
      if (memcmp (&tmp, &res[i], sizeof (tmp)))
      if (memcmp (&tmp, &res[i], sizeof (tmp)))
        abort ();
        abort ();
    }
    }
}
}
 
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.