URL
https://opencores.org/ocsvn/openrisc/openrisc/trunk
Only display areas with differences |
Details |
Blame |
View Log
Rev 157 |
Rev 223 |
# arm testcase for mov$cond${set-cc?} $rd,$imm12
|
# arm testcase for mov$cond${set-cc?} $rd,$imm12
|
# mach: unfinished
|
# mach: unfinished
|
|
|
.include "testutils.inc"
|
.include "testutils.inc"
|
|
|
start
|
start
|
|
|
.global mov_imm
|
.global mov_imm
|
mov_imm:
|
mov_imm:
|
mov00 pc,0
|
mov00 pc,0
|
|
|
pass
|
pass
|
# arm testcase for mov$cond${set-cc?} $rd,$rn,$rm,${operand2-shifttype} ${operand2-shiftimm}
|
# arm testcase for mov$cond${set-cc?} $rd,$rn,$rm,${operand2-shifttype} ${operand2-shiftimm}
|
# mach: unfinished
|
# mach: unfinished
|
|
|
.include "testutils.inc"
|
.include "testutils.inc"
|
|
|
start
|
start
|
|
|
.global mov_reg_imm_shift
|
.global mov_reg_imm_shift
|
mov_reg_imm_shift:
|
mov_reg_imm_shift:
|
mov00 pc,pc,pc,lsl 0
|
mov00 pc,pc,pc,lsl 0
|
|
|
pass
|
pass
|
# arm testcase for mov$cond${set-cc?} $rd,$rn,$rm,${operand2-shifttype} ${operand2-shiftreg}
|
# arm testcase for mov$cond${set-cc?} $rd,$rn,$rm,${operand2-shifttype} ${operand2-shiftreg}
|
# mach: unfinished
|
# mach: unfinished
|
|
|
.include "testutils.inc"
|
.include "testutils.inc"
|
|
|
start
|
start
|
|
|
.global mov_reg_reg_shift
|
.global mov_reg_reg_shift
|
mov_reg_reg_shift:
|
mov_reg_reg_shift:
|
mov00 pc,pc,pc,lsl pc
|
mov00 pc,pc,pc,lsl pc
|
|
|
pass
|
pass
|
|
|
© copyright 1999-2024
OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.