OpenCores
URL https://opencores.org/ocsvn/openrisc_2011-10-31/openrisc_2011-10-31/trunk

Subversion Repositories openrisc_2011-10-31

[/] [openrisc/] [tags/] [gnu-src/] [gdb-6.8/] [pre-binutils-2.20.1-sync/] [sim/] [testsuite/] [sim/] [cris/] [asm/] [movurpc.ms] - Diff between revs 157 and 223

Go to most recent revision | Only display areas with differences | Details | Blame | View Log

Rev 157 Rev 223
# mach: crisv3 crisv8 crisv10
# mach: crisv3 crisv8 crisv10
# xerror:
# xerror:
# output: General register write to PC is not implemented.\nprogram stopped with signal 5.\n
# output: General register write to PC is not implemented.\nprogram stopped with signal 5.\n
 .include "testutils.inc"
 .include "testutils.inc"
 start
 start
 setf
 setf
 movu.b r3,pc
 movu.b r3,pc
 quit
 quit
 
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.