# frv testcase for smu $GRi,$GRj
|
# frv testcase for smu $GRi,$GRj
|
# mach: fr405 fr450
|
# mach: fr405 fr450
|
|
|
.include "../testutils.inc"
|
.include "../testutils.inc"
|
|
|
start
|
start
|
|
|
.global smu
|
.global smu
|
smu1:
|
smu1:
|
; Positive operands
|
; Positive operands
|
set_gr_immed 3,gr7 ; multiply small numbers
|
set_gr_immed 3,gr7 ; multiply small numbers
|
set_gr_immed 2,gr8
|
set_gr_immed 2,gr8
|
smu gr7,gr8
|
smu gr7,gr8
|
test_gr_immed 3,gr7
|
test_gr_immed 3,gr7
|
test_gr_immed 2,gr8
|
test_gr_immed 2,gr8
|
test_spr_immed 6,iacc0l
|
test_spr_immed 6,iacc0l
|
test_spr_immed 0,iacc0h
|
test_spr_immed 0,iacc0h
|
smu2:
|
smu2:
|
set_gr_immed 1,gr7 ; multiply by 1
|
set_gr_immed 1,gr7 ; multiply by 1
|
set_gr_immed 2,gr8
|
set_gr_immed 2,gr8
|
smu gr7,gr8
|
smu gr7,gr8
|
test_gr_immed 1,gr7
|
test_gr_immed 1,gr7
|
test_gr_immed 2,gr8
|
test_gr_immed 2,gr8
|
test_spr_immed 2,iacc0l
|
test_spr_immed 2,iacc0l
|
test_spr_immed 0,iacc0h
|
test_spr_immed 0,iacc0h
|
smu3:
|
smu3:
|
set_gr_immed 2,gr7 ; multiply by 1
|
set_gr_immed 2,gr7 ; multiply by 1
|
set_gr_immed 1,gr8
|
set_gr_immed 1,gr8
|
smu gr7,gr8
|
smu gr7,gr8
|
test_gr_immed 1,gr8
|
test_gr_immed 1,gr8
|
test_gr_immed 2,gr7
|
test_gr_immed 2,gr7
|
test_spr_immed 2,iacc0l
|
test_spr_immed 2,iacc0l
|
test_spr_immed 0,iacc0h
|
test_spr_immed 0,iacc0h
|
smu4:
|
smu4:
|
set_gr_immed 0,gr7 ; multiply by 0
|
set_gr_immed 0,gr7 ; multiply by 0
|
set_gr_immed 2,gr8
|
set_gr_immed 2,gr8
|
smu gr7,gr8
|
smu gr7,gr8
|
test_gr_immed 2,gr8
|
test_gr_immed 2,gr8
|
test_gr_immed 0,gr7
|
test_gr_immed 0,gr7
|
test_spr_immed 0,iacc0l
|
test_spr_immed 0,iacc0l
|
test_spr_immed 0,iacc0h
|
test_spr_immed 0,iacc0h
|
smu5:
|
smu5:
|
set_gr_immed 2,gr7 ; multiply by 0
|
set_gr_immed 2,gr7 ; multiply by 0
|
set_gr_immed 0,gr8
|
set_gr_immed 0,gr8
|
smu gr7,gr8
|
smu gr7,gr8
|
test_gr_immed 0,gr8
|
test_gr_immed 0,gr8
|
test_gr_immed 2,gr7
|
test_gr_immed 2,gr7
|
test_spr_immed 0,iacc0l
|
test_spr_immed 0,iacc0l
|
test_spr_immed 0,iacc0h
|
test_spr_immed 0,iacc0h
|
smu6:
|
smu6:
|
set_gr_limmed 0x3fff,0xffff,gr7 ; 31 bit result
|
set_gr_limmed 0x3fff,0xffff,gr7 ; 31 bit result
|
set_gr_immed 2,gr8
|
set_gr_immed 2,gr8
|
smu gr7,gr8
|
smu gr7,gr8
|
test_gr_immed 2,gr8
|
test_gr_immed 2,gr8
|
test_gr_limmed 0x3fff,0xffff,gr7
|
test_gr_limmed 0x3fff,0xffff,gr7
|
test_spr_limmed 0x7fff,0xfffe,iacc0l
|
test_spr_limmed 0x7fff,0xfffe,iacc0l
|
test_spr_immed 0,iacc0h
|
test_spr_immed 0,iacc0h
|
smu7:
|
smu7:
|
set_gr_limmed 0x4000,0x0000,gr7 ; 32 bit result
|
set_gr_limmed 0x4000,0x0000,gr7 ; 32 bit result
|
set_gr_immed 2,gr8
|
set_gr_immed 2,gr8
|
smu gr7,gr8
|
smu gr7,gr8
|
test_gr_immed 2,gr8
|
test_gr_immed 2,gr8
|
test_gr_limmed 0x4000,0x0000,gr7
|
test_gr_limmed 0x4000,0x0000,gr7
|
test_spr_limmed 0x8000,0x0000,iacc0l
|
test_spr_limmed 0x8000,0x0000,iacc0l
|
test_spr_immed 0,iacc0h
|
test_spr_immed 0,iacc0h
|
smu8:
|
smu8:
|
set_gr_limmed 0x4000,0x0000,gr7 ; 33 bit result
|
set_gr_limmed 0x4000,0x0000,gr7 ; 33 bit result
|
set_gr_immed 4,gr8
|
set_gr_immed 4,gr8
|
smu gr7,gr8
|
smu gr7,gr8
|
test_gr_immed 4,gr8
|
test_gr_immed 4,gr8
|
test_gr_limmed 0x4000,0x0000,gr7
|
test_gr_limmed 0x4000,0x0000,gr7
|
test_spr_immed 0,iacc0l
|
test_spr_immed 0,iacc0l
|
test_spr_immed 1,iacc0h
|
test_spr_immed 1,iacc0h
|
smu9:
|
smu9:
|
set_gr_limmed 0x7fff,0xffff,gr7 ; max positive result
|
set_gr_limmed 0x7fff,0xffff,gr7 ; max positive result
|
set_gr_limmed 0x7fff,0xffff,gr8
|
set_gr_limmed 0x7fff,0xffff,gr8
|
smu gr7,gr8
|
smu gr7,gr8
|
test_gr_limmed 0x7fff,0xffff,gr8
|
test_gr_limmed 0x7fff,0xffff,gr8
|
test_gr_limmed 0x7fff,0xffff,gr7
|
test_gr_limmed 0x7fff,0xffff,gr7
|
test_spr_immed 0x00000001,iacc0l
|
test_spr_immed 0x00000001,iacc0l
|
test_spr_limmed 0x3fff,0xffff,iacc0h
|
test_spr_limmed 0x3fff,0xffff,iacc0h
|
smu10:
|
smu10:
|
; Mixed operands
|
; Mixed operands
|
set_gr_immed -3,gr7 ; multiply small numbers
|
set_gr_immed -3,gr7 ; multiply small numbers
|
set_gr_immed 2,gr8
|
set_gr_immed 2,gr8
|
smu gr7,gr8
|
smu gr7,gr8
|
test_gr_immed 2,gr8
|
test_gr_immed 2,gr8
|
test_gr_immed -3,gr7
|
test_gr_immed -3,gr7
|
test_spr_immed -6,iacc0l
|
test_spr_immed -6,iacc0l
|
test_spr_immed -1,iacc0h
|
test_spr_immed -1,iacc0h
|
smu11:
|
smu11:
|
set_gr_immed 3,gr7 ; multiply small numbers
|
set_gr_immed 3,gr7 ; multiply small numbers
|
set_gr_immed -2,gr8
|
set_gr_immed -2,gr8
|
smu gr7,gr8
|
smu gr7,gr8
|
test_gr_immed -2,gr8
|
test_gr_immed -2,gr8
|
test_gr_immed 3,gr7
|
test_gr_immed 3,gr7
|
test_spr_immed -6,iacc0l
|
test_spr_immed -6,iacc0l
|
test_spr_immed -1,iacc0h
|
test_spr_immed -1,iacc0h
|
smu12:
|
smu12:
|
set_gr_immed 1,gr7 ; multiply by 1
|
set_gr_immed 1,gr7 ; multiply by 1
|
set_gr_immed -2,gr8
|
set_gr_immed -2,gr8
|
smu gr7,gr8
|
smu gr7,gr8
|
test_gr_immed -2,gr8
|
test_gr_immed -2,gr8
|
test_gr_immed 1,gr7
|
test_gr_immed 1,gr7
|
test_spr_immed -2,iacc0l
|
test_spr_immed -2,iacc0l
|
test_spr_immed -1,iacc0h
|
test_spr_immed -1,iacc0h
|
smu13:
|
smu13:
|
set_gr_immed -2,gr7 ; multiply by 1
|
set_gr_immed -2,gr7 ; multiply by 1
|
set_gr_immed 1,gr8
|
set_gr_immed 1,gr8
|
smu gr7,gr8
|
smu gr7,gr8
|
test_gr_immed 1,gr8
|
test_gr_immed 1,gr8
|
test_gr_immed -2,gr7
|
test_gr_immed -2,gr7
|
test_spr_immed -2,iacc0l
|
test_spr_immed -2,iacc0l
|
test_spr_immed -1,iacc0h
|
test_spr_immed -1,iacc0h
|
smu14:
|
smu14:
|
set_gr_immed 0,gr7 ; multiply by 0
|
set_gr_immed 0,gr7 ; multiply by 0
|
set_gr_immed -2,gr8
|
set_gr_immed -2,gr8
|
smu gr7,gr8
|
smu gr7,gr8
|
test_gr_immed -2,gr8
|
test_gr_immed -2,gr8
|
test_gr_immed 0,gr7
|
test_gr_immed 0,gr7
|
test_spr_immed 0,iacc0l
|
test_spr_immed 0,iacc0l
|
test_spr_immed 0,iacc0h
|
test_spr_immed 0,iacc0h
|
smu15:
|
smu15:
|
set_gr_immed -2,gr7 ; multiply by 0
|
set_gr_immed -2,gr7 ; multiply by 0
|
set_gr_immed 0,gr8
|
set_gr_immed 0,gr8
|
smu gr7,gr8
|
smu gr7,gr8
|
test_gr_immed 0,gr8
|
test_gr_immed 0,gr8
|
test_gr_immed -2,gr7
|
test_gr_immed -2,gr7
|
test_spr_immed 0,iacc0l
|
test_spr_immed 0,iacc0l
|
test_spr_immed 0,iacc0h
|
test_spr_immed 0,iacc0h
|
smu16:
|
smu16:
|
set_gr_limmed 0x2000,0x0001,gr7 ; 31 bit result
|
set_gr_limmed 0x2000,0x0001,gr7 ; 31 bit result
|
set_gr_immed -2,gr8
|
set_gr_immed -2,gr8
|
smu gr7,gr8
|
smu gr7,gr8
|
test_gr_immed -2,gr8
|
test_gr_immed -2,gr8
|
test_gr_limmed 0x2000,0x0001,gr7
|
test_gr_limmed 0x2000,0x0001,gr7
|
test_spr_limmed 0xbfff,0xfffe,iacc0l
|
test_spr_limmed 0xbfff,0xfffe,iacc0l
|
test_spr_limmed 0xffff,0xffff,iacc0h
|
test_spr_limmed 0xffff,0xffff,iacc0h
|
smu17:
|
smu17:
|
set_gr_limmed 0x4000,0x0000,gr7 ; 32 bit result
|
set_gr_limmed 0x4000,0x0000,gr7 ; 32 bit result
|
set_gr_immed -2,gr8
|
set_gr_immed -2,gr8
|
smu gr7,gr8
|
smu gr7,gr8
|
test_gr_immed -2,gr8
|
test_gr_immed -2,gr8
|
test_gr_limmed 0x4000,0x0000,gr7
|
test_gr_limmed 0x4000,0x0000,gr7
|
test_spr_limmed 0x8000,0x0000,iacc0l
|
test_spr_limmed 0x8000,0x0000,iacc0l
|
test_spr_limmed 0xffff,0xffff,iacc0h
|
test_spr_limmed 0xffff,0xffff,iacc0h
|
smu18:
|
smu18:
|
set_gr_limmed 0x4000,0x0001,gr7 ; 32 bit result
|
set_gr_limmed 0x4000,0x0001,gr7 ; 32 bit result
|
set_gr_immed -2,gr8
|
set_gr_immed -2,gr8
|
smu gr7,gr8
|
smu gr7,gr8
|
test_gr_immed -2,gr8
|
test_gr_immed -2,gr8
|
test_gr_limmed 0x4000,0x0001,gr7
|
test_gr_limmed 0x4000,0x0001,gr7
|
test_spr_limmed 0x7fff,0xfffe,iacc0l
|
test_spr_limmed 0x7fff,0xfffe,iacc0l
|
test_spr_limmed 0xffff,0xffff,iacc0h
|
test_spr_limmed 0xffff,0xffff,iacc0h
|
smu19:
|
smu19:
|
set_gr_limmed 0x4000,0x0000,gr7 ; 33 bit result
|
set_gr_limmed 0x4000,0x0000,gr7 ; 33 bit result
|
set_gr_immed -4,gr8
|
set_gr_immed -4,gr8
|
smu gr7,gr8
|
smu gr7,gr8
|
test_gr_immed -4,gr8
|
test_gr_immed -4,gr8
|
test_gr_limmed 0x4000,0x0000,gr7
|
test_gr_limmed 0x4000,0x0000,gr7
|
test_spr_limmed 0x0000,0x0000,iacc0l
|
test_spr_limmed 0x0000,0x0000,iacc0l
|
test_spr_limmed 0xffff,0xffff,iacc0h
|
test_spr_limmed 0xffff,0xffff,iacc0h
|
smu20:
|
smu20:
|
set_gr_limmed 0x7fff,0xffff,gr7 ; max negative result
|
set_gr_limmed 0x7fff,0xffff,gr7 ; max negative result
|
set_gr_limmed 0x8000,0x0000,gr8
|
set_gr_limmed 0x8000,0x0000,gr8
|
smu gr7,gr8
|
smu gr7,gr8
|
test_gr_limmed 0x8000,0x0000,gr8
|
test_gr_limmed 0x8000,0x0000,gr8
|
test_gr_limmed 0x7fff,0xffff,gr7
|
test_gr_limmed 0x7fff,0xffff,gr7
|
test_spr_limmed 0x8000,0x0000,iacc0l
|
test_spr_limmed 0x8000,0x0000,iacc0l
|
test_spr_limmed 0xc000,0x0000,iacc0h
|
test_spr_limmed 0xc000,0x0000,iacc0h
|
smu21:
|
smu21:
|
; Negative operands
|
; Negative operands
|
set_gr_immed -3,gr7 ; multiply small numbers
|
set_gr_immed -3,gr7 ; multiply small numbers
|
set_gr_immed -2,gr8
|
set_gr_immed -2,gr8
|
smu gr7,gr8
|
smu gr7,gr8
|
test_gr_immed -2,gr8
|
test_gr_immed -2,gr8
|
test_gr_immed -3,gr7
|
test_gr_immed -3,gr7
|
test_spr_immed 6,iacc0l
|
test_spr_immed 6,iacc0l
|
test_spr_immed 0,iacc0h
|
test_spr_immed 0,iacc0h
|
smu22:
|
smu22:
|
set_gr_immed -1,gr7 ; multiply by 1
|
set_gr_immed -1,gr7 ; multiply by 1
|
set_gr_immed -2,gr8
|
set_gr_immed -2,gr8
|
smu gr7,gr8
|
smu gr7,gr8
|
test_gr_immed -2,gr8
|
test_gr_immed -2,gr8
|
test_gr_immed -1,gr7
|
test_gr_immed -1,gr7
|
test_spr_immed 2,iacc0l
|
test_spr_immed 2,iacc0l
|
test_spr_immed 0,iacc0h
|
test_spr_immed 0,iacc0h
|
smu23:
|
smu23:
|
set_gr_immed -2,gr7 ; multiply by 1
|
set_gr_immed -2,gr7 ; multiply by 1
|
set_gr_immed -1,gr8
|
set_gr_immed -1,gr8
|
smu gr7,gr8
|
smu gr7,gr8
|
test_gr_immed -1,gr8
|
test_gr_immed -1,gr8
|
test_gr_immed -2,gr7
|
test_gr_immed -2,gr7
|
test_spr_immed 2,iacc0l
|
test_spr_immed 2,iacc0l
|
test_spr_immed 0,iacc0h
|
test_spr_immed 0,iacc0h
|
smu24:
|
smu24:
|
set_gr_limmed 0xc000,0x0001,gr7 ; 31 bit result
|
set_gr_limmed 0xc000,0x0001,gr7 ; 31 bit result
|
set_gr_immed -2,gr8
|
set_gr_immed -2,gr8
|
smu gr7,gr8
|
smu gr7,gr8
|
test_gr_immed -2,gr8
|
test_gr_immed -2,gr8
|
test_gr_limmed 0xc000,0x0001,gr7
|
test_gr_limmed 0xc000,0x0001,gr7
|
test_spr_limmed 0x7fff,0xfffe,iacc0l
|
test_spr_limmed 0x7fff,0xfffe,iacc0l
|
test_spr_immed 0,iacc0h
|
test_spr_immed 0,iacc0h
|
smu25:
|
smu25:
|
set_gr_limmed 0xc000,0x0000,gr7 ; 32 bit result
|
set_gr_limmed 0xc000,0x0000,gr7 ; 32 bit result
|
set_gr_immed -2,gr8
|
set_gr_immed -2,gr8
|
smu gr7,gr8
|
smu gr7,gr8
|
test_gr_immed -2,gr8
|
test_gr_immed -2,gr8
|
test_gr_limmed 0xc000,0x0000,gr7
|
test_gr_limmed 0xc000,0x0000,gr7
|
test_spr_limmed 0x8000,0x0000,iacc0l
|
test_spr_limmed 0x8000,0x0000,iacc0l
|
test_spr_immed 0,iacc0h
|
test_spr_immed 0,iacc0h
|
smu26:
|
smu26:
|
set_gr_limmed 0xc000,0x0000,gr7 ; 33 bit result
|
set_gr_limmed 0xc000,0x0000,gr7 ; 33 bit result
|
set_gr_immed -4,gr8
|
set_gr_immed -4,gr8
|
smu gr7,gr8
|
smu gr7,gr8
|
test_gr_immed -4,gr8
|
test_gr_immed -4,gr8
|
test_gr_limmed 0xc000,0x0000,gr7
|
test_gr_limmed 0xc000,0x0000,gr7
|
test_spr_immed 0x00000000,iacc0l
|
test_spr_immed 0x00000000,iacc0l
|
test_spr_immed 1,iacc0h
|
test_spr_immed 1,iacc0h
|
smu27:
|
smu27:
|
set_gr_limmed 0x8000,0x0001,gr7 ; almost max positive result
|
set_gr_limmed 0x8000,0x0001,gr7 ; almost max positive result
|
set_gr_limmed 0x8000,0x0001,gr8
|
set_gr_limmed 0x8000,0x0001,gr8
|
smu gr7,gr8
|
smu gr7,gr8
|
test_gr_limmed 0x8000,0x0001,gr8
|
test_gr_limmed 0x8000,0x0001,gr8
|
test_gr_limmed 0x8000,0x0001,gr7
|
test_gr_limmed 0x8000,0x0001,gr7
|
test_spr_immed 0x00000001,iacc0l
|
test_spr_immed 0x00000001,iacc0l
|
test_spr_limmed 0x3fff,0xffff,iacc0h
|
test_spr_limmed 0x3fff,0xffff,iacc0h
|
smu28:
|
smu28:
|
set_gr_limmed 0x8000,0x0000,gr7 ; max positive result
|
set_gr_limmed 0x8000,0x0000,gr7 ; max positive result
|
set_gr_limmed 0x8000,0x0000,gr8
|
set_gr_limmed 0x8000,0x0000,gr8
|
smu gr7,gr8
|
smu gr7,gr8
|
test_gr_limmed 0x8000,0x0000,gr8
|
test_gr_limmed 0x8000,0x0000,gr8
|
test_gr_limmed 0x8000,0x0000,gr7
|
test_gr_limmed 0x8000,0x0000,gr7
|
test_spr_immed 0x00000000,iacc0l
|
test_spr_immed 0x00000000,iacc0l
|
test_spr_limmed 0x4000,0x0000,iacc0h
|
test_spr_limmed 0x4000,0x0000,iacc0h
|
|
|
pass
|
pass
|
|
|