OpenCores
URL https://opencores.org/ocsvn/openrisc_me/openrisc_me/trunk

Subversion Repositories openrisc_me

[/] [openrisc/] [trunk/] [gnu-src/] [gcc-4.2.2/] [gcc/] [config/] [rs6000/] [rios2.md] - Diff between revs 38 and 154

Go to most recent revision | Only display areas with differences | Details | Blame | View Log

Rev 38 Rev 154
;; Scheduling description for IBM Power2 processor.
;; Scheduling description for IBM Power2 processor.
;;   Copyright (C) 2003, 2004, 2007 Free Software Foundation, Inc.
;;   Copyright (C) 2003, 2004, 2007 Free Software Foundation, Inc.
;;
;;
;; This file is part of GCC.
;; This file is part of GCC.
;; GCC is free software; you can redistribute it and/or modify it
;; GCC is free software; you can redistribute it and/or modify it
;; under the terms of the GNU General Public License as published
;; under the terms of the GNU General Public License as published
;; by the Free Software Foundation; either version 3, or (at your
;; by the Free Software Foundation; either version 3, or (at your
;; option) any later version.
;; option) any later version.
;; GCC is distributed in the hope that it will be useful, but WITHOUT
;; GCC is distributed in the hope that it will be useful, but WITHOUT
;; ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
;; ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
;; or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public
;; or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public
;; License for more details.
;; License for more details.
;; You should have received a copy of the GNU General Public License
;; You should have received a copy of the GNU General Public License
;; along with GCC; see the file COPYING3.  If not see
;; along with GCC; see the file COPYING3.  If not see
;; .
;; .
(define_automaton "rios2,rios2fp")
(define_automaton "rios2,rios2fp")
(define_cpu_unit "iu1_rios2,iu2_rios2" "rios2")
(define_cpu_unit "iu1_rios2,iu2_rios2" "rios2")
(define_cpu_unit "fpu1_rios2,fpu2_rios2" "rios2fp")
(define_cpu_unit "fpu1_rios2,fpu2_rios2" "rios2fp")
(define_cpu_unit "bpu_rios2" "rios2")
(define_cpu_unit "bpu_rios2" "rios2")
;; RIOS2 32-bit 2xIU, 2xFPU, BPU
;; RIOS2 32-bit 2xIU, 2xFPU, BPU
;; IU1 can perform all integer operations
;; IU1 can perform all integer operations
;; IU2 can perform all integer operations except imul and idiv
;; IU2 can perform all integer operations except imul and idiv
(define_insn_reservation "rios2-load" 2
(define_insn_reservation "rios2-load" 2
  (and (eq_attr "type" "load,load_ext,load_ext_u,load_ext_ux,\
  (and (eq_attr "type" "load,load_ext,load_ext_u,load_ext_ux,\
                        load_ux,load_u,fpload,fpload_ux,fpload_u,\
                        load_ux,load_u,fpload,fpload_ux,fpload_u,\
                        load_l,store_c,sync")
                        load_l,store_c,sync")
       (eq_attr "cpu" "rios2"))
       (eq_attr "cpu" "rios2"))
  "iu1_rios2|iu2_rios2")
  "iu1_rios2|iu2_rios2")
(define_insn_reservation "rios2-store" 2
(define_insn_reservation "rios2-store" 2
  (and (eq_attr "type" "store,store_ux,store_u,fpstore,fpstore_ux,fpstore_u")
  (and (eq_attr "type" "store,store_ux,store_u,fpstore,fpstore_ux,fpstore_u")
       (eq_attr "cpu" "rios2"))
       (eq_attr "cpu" "rios2"))
  "iu1_rios2|iu2_rios2")
  "iu1_rios2|iu2_rios2")
(define_insn_reservation "rios2-integer" 1
(define_insn_reservation "rios2-integer" 1
  (and (eq_attr "type" "integer,insert_word")
  (and (eq_attr "type" "integer,insert_word")
       (eq_attr "cpu" "rios2"))
       (eq_attr "cpu" "rios2"))
  "iu1_rios2|iu2_rios2")
  "iu1_rios2|iu2_rios2")
(define_insn_reservation "rios2-two" 1
(define_insn_reservation "rios2-two" 1
  (and (eq_attr "type" "two")
  (and (eq_attr "type" "two")
       (eq_attr "cpu" "rios2"))
       (eq_attr "cpu" "rios2"))
  "iu1_rios2|iu2_rios2,iu1_rios2|iu2_rios2")
  "iu1_rios2|iu2_rios2,iu1_rios2|iu2_rios2")
(define_insn_reservation "rios2-three" 1
(define_insn_reservation "rios2-three" 1
  (and (eq_attr "type" "three")
  (and (eq_attr "type" "three")
       (eq_attr "cpu" "rios2"))
       (eq_attr "cpu" "rios2"))
  "iu1_rios2|iu2_rios2,iu1_rios2|iu2_rios2,iu1_rios2|iu2_rios2")
  "iu1_rios2|iu2_rios2,iu1_rios2|iu2_rios2,iu1_rios2|iu2_rios2")
(define_insn_reservation "rios2-imul" 2
(define_insn_reservation "rios2-imul" 2
  (and (eq_attr "type" "imul,imul2,imul3,imul_compare")
  (and (eq_attr "type" "imul,imul2,imul3,imul_compare")
       (eq_attr "cpu" "rios2"))
       (eq_attr "cpu" "rios2"))
  "iu1_rios2*2")
  "iu1_rios2*2")
(define_insn_reservation "rios2-idiv" 13
(define_insn_reservation "rios2-idiv" 13
  (and (eq_attr "type" "idiv")
  (and (eq_attr "type" "idiv")
       (eq_attr "cpu" "rios2"))
       (eq_attr "cpu" "rios2"))
  "iu1_rios2*13")
  "iu1_rios2*13")
; compare executes on integer unit, but feeds insns which
; compare executes on integer unit, but feeds insns which
; execute on the branch unit.
; execute on the branch unit.
(define_insn_reservation "rios2-compare" 3
(define_insn_reservation "rios2-compare" 3
  (and (eq_attr "type" "cmp,fast_compare,compare,delayed_compare")
  (and (eq_attr "type" "cmp,fast_compare,compare,delayed_compare")
       (eq_attr "cpu" "rios2"))
       (eq_attr "cpu" "rios2"))
  "(iu1_rios2|iu2_rios2),nothing,bpu_rios2")
  "(iu1_rios2|iu2_rios2),nothing,bpu_rios2")
(define_insn_reservation "rios2-fp" 2
(define_insn_reservation "rios2-fp" 2
  (and (eq_attr "type" "fp")
  (and (eq_attr "type" "fp")
       (eq_attr "cpu" "rios2"))
       (eq_attr "cpu" "rios2"))
  "fpu1_rios2|fpu2_rios2")
  "fpu1_rios2|fpu2_rios2")
(define_insn_reservation "rios2-fpcompare" 5
(define_insn_reservation "rios2-fpcompare" 5
  (and (eq_attr "type" "fpcompare")
  (and (eq_attr "type" "fpcompare")
       (eq_attr "cpu" "rios2"))
       (eq_attr "cpu" "rios2"))
  "(fpu1_rios2|fpu2_rios2),nothing*3,bpu_rios2")
  "(fpu1_rios2|fpu2_rios2),nothing*3,bpu_rios2")
(define_insn_reservation "rios2-dmul" 2
(define_insn_reservation "rios2-dmul" 2
  (and (eq_attr "type" "dmul")
  (and (eq_attr "type" "dmul")
       (eq_attr "cpu" "rios2"))
       (eq_attr "cpu" "rios2"))
  "fpu1_rios2|fpu2_rios2")
  "fpu1_rios2|fpu2_rios2")
(define_insn_reservation "rios2-sdiv" 17
(define_insn_reservation "rios2-sdiv" 17
  (and (eq_attr "type" "sdiv,ddiv")
  (and (eq_attr "type" "sdiv,ddiv")
       (eq_attr "cpu" "rios2"))
       (eq_attr "cpu" "rios2"))
  "(fpu1_rios2*17)|(fpu2_rios2*17)")
  "(fpu1_rios2*17)|(fpu2_rios2*17)")
(define_insn_reservation "rios2-ssqrt" 26
(define_insn_reservation "rios2-ssqrt" 26
  (and (eq_attr "type" "ssqrt,dsqrt")
  (and (eq_attr "type" "ssqrt,dsqrt")
       (eq_attr "cpu" "rios2"))
       (eq_attr "cpu" "rios2"))
  "(fpu1_rios2*26)|(fpu2_rios2*26)")
  "(fpu1_rios2*26)|(fpu2_rios2*26)")
(define_insn_reservation "rios2-mfcr" 2
(define_insn_reservation "rios2-mfcr" 2
  (and (eq_attr "type" "mfcr")
  (and (eq_attr "type" "mfcr")
       (eq_attr "cpu" "rios2"))
       (eq_attr "cpu" "rios2"))
  "iu1_rios2,bpu_rios2")
  "iu1_rios2,bpu_rios2")
(define_insn_reservation "rios2-mtcr" 3
(define_insn_reservation "rios2-mtcr" 3
  (and (eq_attr "type" "mtcr")
  (and (eq_attr "type" "mtcr")
       (eq_attr "cpu" "rios2"))
       (eq_attr "cpu" "rios2"))
  "iu1_rios2,bpu_rios2")
  "iu1_rios2,bpu_rios2")
(define_insn_reservation "rios2-crlogical" 3
(define_insn_reservation "rios2-crlogical" 3
  (and (eq_attr "type" "cr_logical,delayed_cr")
  (and (eq_attr "type" "cr_logical,delayed_cr")
       (eq_attr "cpu" "rios2"))
       (eq_attr "cpu" "rios2"))
  "bpu_rios2")
  "bpu_rios2")
(define_insn_reservation "rios2-mtjmpr" 5
(define_insn_reservation "rios2-mtjmpr" 5
  (and (eq_attr "type" "mtjmpr")
  (and (eq_attr "type" "mtjmpr")
       (eq_attr "cpu" "rios2"))
       (eq_attr "cpu" "rios2"))
  "iu1_rios2,bpu_rios2")
  "iu1_rios2,bpu_rios2")
(define_insn_reservation "rios2-mfjmpr" 2
(define_insn_reservation "rios2-mfjmpr" 2
  (and (eq_attr "type" "mfjmpr")
  (and (eq_attr "type" "mfjmpr")
       (eq_attr "cpu" "rios2"))
       (eq_attr "cpu" "rios2"))
  "iu1_rios2,bpu_rios2")
  "iu1_rios2,bpu_rios2")
(define_insn_reservation "rios2-branch" 1
(define_insn_reservation "rios2-branch" 1
  (and (eq_attr "type" "jmpreg,branch,isync")
  (and (eq_attr "type" "jmpreg,branch,isync")
       (eq_attr "cpu" "rios2"))
       (eq_attr "cpu" "rios2"))
  "bpu_rios2")
  "bpu_rios2")
 
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.