OpenCores
URL https://opencores.org/ocsvn/openrisc_me/openrisc_me/trunk

Subversion Repositories openrisc_me

[/] [openrisc/] [trunk/] [gnu-src/] [gcc-4.2.2/] [gcc/] [testsuite/] [gcc.dg/] [20011127-1.c] - Diff between revs 149 and 154

Only display areas with differences | Details | Blame | View Log

Rev 149 Rev 154
/* Copyright (C) 2001  Free Software Foundation.
/* Copyright (C) 2001  Free Software Foundation.
   by Hans-Peter Nilsson  <hp@axis.com>
   by Hans-Peter Nilsson  <hp@axis.com>
 
 
   Making sure that invalid asm operand modifiers don't cause an ICE.  */
   Making sure that invalid asm operand modifiers don't cause an ICE.  */
 
 
/* { dg-do compile { target cris-*-* } } */
/* { dg-do compile { target cris-*-* } } */
/* { dg-options "-O2" } */
/* { dg-options "-O2" } */
/* { dg-error "reg:SI|const_double:DF" "prune debug_rtx output" { target cris-*-* } 0 } */
/* { dg-error "reg:SI|const_double:DF" "prune debug_rtx output" { target cris-*-* } 0 } */
 
 
void
void
foo (void)
foo (void)
{
{
  /* The first case symbolizes the default case for CRIS.  */
  /* The first case symbolizes the default case for CRIS.  */
  asm ("\n;# %w0" : : "r" (0));  /* { dg-error "modifier" } */
  asm ("\n;# %w0" : : "r" (0));  /* { dg-error "modifier" } */
 
 
  /* These are explicit cases.  Luckily, a register is invalid in most of
  /* These are explicit cases.  Luckily, a register is invalid in most of
     them.  */
     them.  */
  asm ("\n;# %b0" : : "r" (0));          /* { dg-error "modifier" } */
  asm ("\n;# %b0" : : "r" (0));          /* { dg-error "modifier" } */
  asm ("\n;# %v0" : : "r" (0));          /* { dg-error "modifier" } */
  asm ("\n;# %v0" : : "r" (0));          /* { dg-error "modifier" } */
  asm ("\n;# %P0" : : "r" (0));          /* { dg-error "modifier" } */
  asm ("\n;# %P0" : : "r" (0));          /* { dg-error "modifier" } */
  asm ("\n;# %p0" : : "r" (0));          /* { dg-error "modifier" } */
  asm ("\n;# %p0" : : "r" (0));          /* { dg-error "modifier" } */
  asm ("\n;# %z0" : : "r" (0));          /* { dg-error "modifier" } */
  asm ("\n;# %z0" : : "r" (0));          /* { dg-error "modifier" } */
  asm ("\n;# %H0" : : "F" (0.5));       /* { dg-error "modifier" } */
  asm ("\n;# %H0" : : "F" (0.5));       /* { dg-error "modifier" } */
  asm ("\n;# %e0" : : "r" (0));          /* { dg-error "modifier" } */
  asm ("\n;# %e0" : : "r" (0));          /* { dg-error "modifier" } */
  asm ("\n;# %m0" : : "r" (0));          /* { dg-error "modifier" } */
  asm ("\n;# %m0" : : "r" (0));          /* { dg-error "modifier" } */
  asm ("\n;# %A0" : : "r" (0));          /* { dg-error "modifier" } */
  asm ("\n;# %A0" : : "r" (0));          /* { dg-error "modifier" } */
  asm ("\n;# %D0" : : "r" (0));          /* { dg-error "modifier" } */
  asm ("\n;# %D0" : : "r" (0));          /* { dg-error "modifier" } */
  asm ("\n;# %T0" : : "r" (0));          /* { dg-error "modifier" } */
  asm ("\n;# %T0" : : "r" (0));          /* { dg-error "modifier" } */
  /* Add more must-not-ICE asm errors here as we find them ICEing.  */
  /* Add more must-not-ICE asm errors here as we find them ICEing.  */
}
}
 
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.