OpenCores
URL https://opencores.org/ocsvn/openrisc_me/openrisc_me/trunk

Subversion Repositories openrisc_me

[/] [openrisc/] [trunk/] [gnu-src/] [gdb-6.8/] [sim/] [testsuite/] [sim/] [cris/] [asm/] [raw3.ms] - Diff between revs 24 and 157

Only display areas with differences | Details | Blame | View Log

Rev 24 Rev 157
; Checking read-after-write: read-then-write unaffected.
; Checking read-after-write: read-then-write unaffected.
#mach: crisv32
#mach: crisv32
#output: Basic clock cycles, total @: 4\n
#output: Basic clock cycles, total @: 4\n
#output: Memory source stall cycles: 0\n
#output: Memory source stall cycles: 0\n
#output: Memory read-after-write stall cycles: 0\n
#output: Memory read-after-write stall cycles: 0\n
#output: Movem source stall cycles: 0\n
#output: Movem source stall cycles: 0\n
#output: Movem destination stall cycles: 0\n
#output: Movem destination stall cycles: 0\n
#output: Movem address stall cycles: 0\n
#output: Movem address stall cycles: 0\n
#output: Multiplication source stall cycles: 0\n
#output: Multiplication source stall cycles: 0\n
#output: Jump source stall cycles: 0\n
#output: Jump source stall cycles: 0\n
#output: Branch misprediction stall cycles: 0\n
#output: Branch misprediction stall cycles: 0\n
#output: Jump target stall cycles: 0\n
#output: Jump target stall cycles: 0\n
#sim: --cris-cycles=basic
#sim: --cris-cycles=basic
 .include "testutils.inc"
 .include "testutils.inc"
 startnostack
 startnostack
 .lcomm x,4
 .lcomm x,4
 .lcomm y,4
 .lcomm y,4
 move.d x,$r0
 move.d x,$r0
 move.d y,$r1
 move.d y,$r1
 move.d [$r0],$r2
 move.d [$r0],$r2
 move.d $r0,[$r1]
 move.d $r0,[$r1]
 break 15
 break 15
 
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.