OpenCores
URL https://opencores.org/ocsvn/openrisc_me/openrisc_me/trunk

Subversion Repositories openrisc_me

[/] [openrisc/] [trunk/] [gnu-src/] [gdb-6.8/] [sim/] [testsuite/] [sim/] [frv/] [dci.cgs] - Diff between revs 24 and 157

Only display areas with differences | Details | Blame | View Log

Rev 24 Rev 157
# FRV testcase for dci @(GRi,GRj)
# FRV testcase for dci @(GRi,GRj)
# mach: all
# mach: all
        .include "testutils.inc"
        .include "testutils.inc"
        start
        start
        .global dci
        .global dci
dci:
dci:
        or_spr_immed    0x08000000,hsr0 ; data cache: copy-back mode
        or_spr_immed    0x08000000,hsr0 ; data cache: copy-back mode
        set_mem_immed   0xdeadbeef,sp
        set_mem_immed   0xdeadbeef,sp
        test_mem_immed  0xdeadbeef,sp
        test_mem_immed  0xdeadbeef,sp
        flush_data_cache sp
        flush_data_cache sp
        set_mem_immed   0xbeefdead,sp
        set_mem_immed   0xbeefdead,sp
        test_mem_immed  0xbeefdead,sp
        test_mem_immed  0xbeefdead,sp
        dci             @(sp,gr0)
        dci             @(sp,gr0)
        test_mem_immed  0xdeadbeef,sp
        test_mem_immed  0xdeadbeef,sp
        pass
        pass
 
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.