/* ethernet.c -- Simulation of Ethernet MAC
|
/* ethernet.c -- Simulation of Ethernet MAC
|
|
|
Copyright (C) 2001 by Erez Volk, erez@opencores.org
|
Copyright (C) 2001 by Erez Volk, erez@opencores.org
|
Ivan Guzvinec, ivang@opencores.org
|
Ivan Guzvinec, ivang@opencores.org
|
Copyright (C) 2008 Embecosm Limited
|
Copyright (C) 2008 Embecosm Limited
|
|
Copyright (C) 2010 ORSoC
|
|
|
Contributor Jeremy Bennett <jeremy.bennett@embecosm.com>
|
Contributor Jeremy Bennett <jeremy.bennett@embecosm.com>
|
|
Contributor Julius Baxter <julius@orsoc.se>
|
|
|
This file is part of Or1ksim, the OpenRISC 1000 Architectural Simulator.
|
This file is part of Or1ksim, the OpenRISC 1000 Architectural Simulator.
|
|
|
This program is free software; you can redistribute it and/or modify it
|
This program is free software; you can redistribute it and/or modify it
|
under the terms of the GNU General Public License as published by the Free
|
under the terms of the GNU General Public License as published by the Free
|
Software Foundation; either version 3 of the License, or (at your option)
|
Software Foundation; either version 3 of the License, or (at your option)
|
any later version.
|
any later version.
|
|
|
This program is distributed in the hope that it will be useful, but WITHOUT
|
This program is distributed in the hope that it will be useful, but WITHOUT
|
ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
|
FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
|
more details.
|
more details.
|
|
|
You should have received a copy of the GNU General Public License along
|
You should have received a copy of the GNU General Public License along
|
with this program. If not, see <http://www.gnu.org/licenses/>. */
|
with this program. If not, see <http://www.gnu.org/licenses/>. */
|
|
|
/* This program is commented throughout in a fashion suitable for processing
|
/* This program is commented throughout in a fashion suitable for processing
|
with Doxygen. */
|
with Doxygen. */
|
|
|
|
|
/* Autoconf and/or portability configuration */
|
/* Autoconf and/or portability configuration */
|
#include "config.h"
|
#include "config.h"
|
#include "port.h"
|
#include "port.h"
|
|
|
/* System includes */
|
/* System includes */
|
#include <stdlib.h>
|
#include <stdlib.h>
|
#include <stdio.h>
|
#include <stdio.h>
|
|
|
#include <sys/socket.h>
|
#include <sys/socket.h>
|
#include <sys/ioctl.h>
|
#include <sys/ioctl.h>
|
#include <sys/stat.h>
|
#include <sys/stat.h>
|
#include <sys/types.h>
|
#include <sys/types.h>
|
#include <fcntl.h>
|
#include <fcntl.h>
|
|
|
#include <sys/poll.h>
|
#include <sys/poll.h>
|
#include <unistd.h>
|
#include <unistd.h>
|
#include <errno.h>
|
#include <errno.h>
|
|
|
#include <linux/if.h>
|
#include <linux/if.h>
|
#include <linux/if_tun.h>
|
#include <linux/if_tun.h>
|
|
|
/* Package includes */
|
/* Package includes */
|
#include "arch.h"
|
#include "arch.h"
|
#include "config.h"
|
#include "config.h"
|
#include "abstract.h"
|
#include "abstract.h"
|
#include "eth.h"
|
#include "eth.h"
|
#include "dma.h"
|
#include "dma.h"
|
#include "sim-config.h"
|
#include "sim-config.h"
|
#include "fields.h"
|
#include "fields.h"
|
#include "crc32.h"
|
#include "crc32.h"
|
#include "vapi.h"
|
#include "vapi.h"
|
#include "pic.h"
|
#include "pic.h"
|
#include "sched.h"
|
#include "sched.h"
|
#include "toplevel-support.h"
|
#include "toplevel-support.h"
|
#include "sim-cmd.h"
|
#include "sim-cmd.h"
|
|
|
struct eth_device
|
struct eth_device
|
{
|
{
|
/* Is peripheral enabled */
|
/* Is peripheral enabled */
|
int enabled;
|
int enabled;
|
|
|
/* Base address in memory */
|
/* Base address in memory */
|
oraddr_t baseaddr;
|
oraddr_t baseaddr;
|
|
|
/* Which DMA controller is this MAC connected to */
|
/* Which DMA controller is this MAC connected to */
|
unsigned dma;
|
unsigned dma;
|
unsigned tx_channel;
|
unsigned tx_channel;
|
unsigned rx_channel;
|
unsigned rx_channel;
|
|
|
/* Our address */
|
/* Our address */
|
unsigned char mac_address[ETHER_ADDR_LEN];
|
unsigned char mac_address[ETHER_ADDR_LEN];
|
|
|
/* interrupt line */
|
/* interrupt line number */
|
unsigned long mac_int;
|
unsigned long mac_int;
|
|
|
|
/* interrupt line status */
|
|
int int_line_stat;
|
|
|
/* VAPI ID */
|
/* VAPI ID */
|
unsigned long base_vapi_id;
|
unsigned long base_vapi_id;
|
|
|
/* Ethernet PHY address */
|
/* Ethernet PHY address */
|
unsigned long phy_addr;
|
unsigned long phy_addr;
|
|
|
/* What sort of external I/F: FILE or TAP */
|
/* What sort of external I/F: FILE or TAP */
|
int rtx_type;
|
int rtx_type;
|
|
|
/* RX and TX file names and handles for FILE type connection. */
|
/* RX and TX file names and handles for FILE type connection. */
|
char *rxfile, *txfile;
|
char *rxfile, *txfile;
|
int txfd;
|
int txfd;
|
int rxfd;
|
int rxfd;
|
off_t loopback_offset;
|
off_t loopback_offset;
|
|
|
/* Info for TAP type connections */
|
/* Info for TAP type connections */
|
int rtx_fd;
|
int rtx_fd;
|
char *tap_dev;
|
char *tap_dev;
|
|
|
/* Current TX state */
|
/* Current TX state */
|
struct
|
struct
|
{
|
{
|
unsigned long state;
|
unsigned long state;
|
unsigned long bd_index;
|
unsigned long bd_index;
|
unsigned long bd;
|
unsigned long bd;
|
unsigned long bd_addr;
|
unsigned long bd_addr;
|
unsigned working, waiting_for_dma, error;
|
unsigned working, waiting_for_dma, error;
|
long packet_length;
|
long packet_length;
|
unsigned minimum_length, maximum_length;
|
unsigned minimum_length, maximum_length;
|
unsigned add_crc;
|
unsigned add_crc;
|
unsigned crc_dly;
|
unsigned crc_dly;
|
unsigned long crc_value;
|
unsigned long crc_value;
|
long bytes_left, bytes_sent;
|
long bytes_left, bytes_sent;
|
} tx;
|
} tx;
|
|
|
/* Current RX state */
|
/* Current RX state */
|
struct
|
struct
|
{
|
{
|
unsigned long state;
|
unsigned long state;
|
unsigned long bd_index;
|
unsigned long bd_index;
|
unsigned long bd;
|
unsigned long bd;
|
unsigned long bd_addr;
|
unsigned long bd_addr;
|
int fd;
|
int fd;
|
off_t *offset;
|
off_t *offset;
|
unsigned working, error, waiting_for_dma;
|
unsigned working, error, waiting_for_dma;
|
long packet_length, bytes_read, bytes_left;
|
long packet_length, bytes_read, bytes_left;
|
} rx;
|
} rx;
|
|
|
/* Visible registers */
|
/* Visible registers */
|
struct
|
struct
|
{
|
{
|
unsigned long moder;
|
unsigned long moder;
|
unsigned long int_source;
|
unsigned long int_source;
|
unsigned long int_mask;
|
unsigned long int_mask;
|
unsigned long ipgt;
|
unsigned long ipgt;
|
unsigned long ipgr1;
|
unsigned long ipgr1;
|
unsigned long ipgr2;
|
unsigned long ipgr2;
|
unsigned long packetlen;
|
unsigned long packetlen;
|
unsigned long collconf;
|
unsigned long collconf;
|
unsigned long tx_bd_num;
|
unsigned long tx_bd_num;
|
unsigned long controlmoder;
|
unsigned long controlmoder;
|
unsigned long miimoder;
|
unsigned long miimoder;
|
unsigned long miicommand;
|
unsigned long miicommand;
|
unsigned long miiaddress;
|
unsigned long miiaddress;
|
unsigned long miitx_data;
|
unsigned long miitx_data;
|
unsigned long miirx_data;
|
unsigned long miirx_data;
|
unsigned long miistatus;
|
unsigned long miistatus;
|
unsigned long hash0;
|
unsigned long hash0;
|
unsigned long hash1;
|
unsigned long hash1;
|
|
|
/* Buffer descriptors */
|
/* Buffer descriptors */
|
unsigned long bd_ram[ETH_BD_SPACE / 4];
|
unsigned long bd_ram[ETH_BD_SPACE / 4];
|
} regs;
|
} regs;
|
|
|
unsigned char rx_buff[ETH_MAXPL];
|
unsigned char rx_buff[ETH_MAXPL];
|
unsigned char tx_buff[ETH_MAXPL];
|
unsigned char tx_buff[ETH_MAXPL];
|
unsigned char lo_buff[ETH_MAXPL];
|
unsigned char lo_buff[ETH_MAXPL];
|
};
|
};
|
|
|
|
|
/* simulator interface */
|
/* simulator interface */
|
static void eth_vapi_read (unsigned long id, unsigned long data, void *dat);
|
static void eth_vapi_read (unsigned long id, unsigned long data, void *dat);
|
/* register interface */
|
/* register interface */
|
static void eth_write32 (oraddr_t addr, uint32_t value, void *dat);
|
static void eth_write32 (oraddr_t addr, uint32_t value, void *dat);
|
static uint32_t eth_read32 (oraddr_t addr, void *dat);
|
static uint32_t eth_read32 (oraddr_t addr, void *dat);
|
/* clock */
|
/* clock */
|
static void eth_controller_tx_clock (void *);
|
static void eth_controller_tx_clock (void *);
|
static void eth_controller_rx_clock (void *);
|
static void eth_controller_rx_clock (void *);
|
/* utility functions */
|
/* utility functions */
|
static ssize_t eth_read_rx_file (struct eth_device *, void *, size_t);
|
static ssize_t eth_read_rx_file (struct eth_device *, void *, size_t);
|
static void eth_skip_rx_file (struct eth_device *, off_t);
|
static void eth_skip_rx_file (struct eth_device *, off_t);
|
static void eth_rx_next_packet (struct eth_device *);
|
static void eth_rx_next_packet (struct eth_device *);
|
static void eth_write_tx_bd_num (struct eth_device *, unsigned long value);
|
static void eth_write_tx_bd_num (struct eth_device *, unsigned long value);
|
static void eth_miim_trans (void *dat);
|
static void eth_miim_trans (void *dat);
|
|
|
|
#define ETH_DEBUG 0
|
|
|
|
|
/* ========================================================================== */
|
/* ========================================================================== */
|
/* Dummy socket routines. These are the points where we spoof an Ethernet */
|
/* Dummy socket routines. These are the points where we spoof an Ethernet */
|
/* network. */
|
/* network. */
|
/* -------------------------------------------------------------------------- */
|
/* -------------------------------------------------------------------------- */
|
|
|
|
|
/* ========================================================================= */
|
/* ========================================================================= */
|
/* TX LOGIC */
|
/* TX LOGIC */
|
/*---------------------------------------------------------------------------*/
|
/*---------------------------------------------------------------------------*/
|
|
|
/*
|
/*
|
* TX clock
|
* TX clock
|
* Responsible for starting and finishing TX
|
* Responsible for starting and finishing TX
|
*/
|
*/
|
static void
|
static void
|
eth_controller_tx_clock (void *dat)
|
eth_controller_tx_clock (void *dat)
|
{
|
{
|
struct eth_device *eth = dat;
|
struct eth_device *eth = dat;
|
int bAdvance = 1;
|
int bAdvance = 1;
|
long nwritten = 0;
|
long nwritten = 0;
|
unsigned long read_word;
|
unsigned long read_word;
|
|
|
switch (eth->tx.state)
|
switch (eth->tx.state)
|
{
|
{
|
case ETH_TXSTATE_IDLE:
|
case ETH_TXSTATE_IDLE:
|
eth->tx.state = ETH_TXSTATE_WAIT4BD;
|
eth->tx.state = ETH_TXSTATE_WAIT4BD;
|
break;
|
break;
|
case ETH_TXSTATE_WAIT4BD:
|
case ETH_TXSTATE_WAIT4BD:
|
/* Read buffer descriptor */
|
/* Read buffer descriptor */
|
eth->tx.bd = eth->regs.bd_ram[eth->tx.bd_index];
|
eth->tx.bd = eth->regs.bd_ram[eth->tx.bd_index];
|
eth->tx.bd_addr = eth->regs.bd_ram[eth->tx.bd_index + 1];
|
eth->tx.bd_addr = eth->regs.bd_ram[eth->tx.bd_index + 1];
|
|
|
if (TEST_FLAG (eth->tx.bd, ETH_TX_BD, READY))
|
if (TEST_FLAG (eth->tx.bd, ETH_TX_BD, READY))
|
{
|
{
|
/*****************/
|
/*****************/
|
/* initialize TX */
|
/* initialize TX */
|
eth->tx.bytes_left = eth->tx.packet_length =
|
eth->tx.bytes_left = eth->tx.packet_length =
|
GET_FIELD (eth->tx.bd, ETH_TX_BD, LENGTH);
|
GET_FIELD (eth->tx.bd, ETH_TX_BD, LENGTH);
|
eth->tx.bytes_sent = 0;
|
eth->tx.bytes_sent = 0;
|
|
|
/* Initialize error status bits */
|
/* Initialize error status bits */
|
CLEAR_FLAG (eth->tx.bd, ETH_TX_BD, DEFER);
|
CLEAR_FLAG (eth->tx.bd, ETH_TX_BD, DEFER);
|
CLEAR_FLAG (eth->tx.bd, ETH_TX_BD, COLLISION);
|
CLEAR_FLAG (eth->tx.bd, ETH_TX_BD, COLLISION);
|
CLEAR_FLAG (eth->tx.bd, ETH_TX_BD, RETRANSMIT);
|
CLEAR_FLAG (eth->tx.bd, ETH_TX_BD, RETRANSMIT);
|
CLEAR_FLAG (eth->tx.bd, ETH_TX_BD, UNDERRUN);
|
CLEAR_FLAG (eth->tx.bd, ETH_TX_BD, UNDERRUN);
|
CLEAR_FLAG (eth->tx.bd, ETH_TX_BD, NO_CARRIER);
|
CLEAR_FLAG (eth->tx.bd, ETH_TX_BD, NO_CARRIER);
|
SET_FIELD (eth->tx.bd, ETH_TX_BD, RETRY, 0);
|
SET_FIELD (eth->tx.bd, ETH_TX_BD, RETRY, 0);
|
|
|
/* Find out minimum length */
|
/* Find out minimum length */
|
if (TEST_FLAG (eth->tx.bd, ETH_TX_BD, PAD) ||
|
if (TEST_FLAG (eth->tx.bd, ETH_TX_BD, PAD) ||
|
TEST_FLAG (eth->regs.moder, ETH_MODER, PAD))
|
TEST_FLAG (eth->regs.moder, ETH_MODER, PAD))
|
eth->tx.minimum_length =
|
eth->tx.minimum_length =
|
GET_FIELD (eth->regs.packetlen, ETH_PACKETLEN, MINFL);
|
GET_FIELD (eth->regs.packetlen, ETH_PACKETLEN, MINFL);
|
else
|
else
|
eth->tx.minimum_length = eth->tx.packet_length;
|
eth->tx.minimum_length = eth->tx.packet_length;
|
|
|
/* Find out maximum length */
|
/* Find out maximum length */
|
if (TEST_FLAG (eth->regs.moder, ETH_MODER, HUGEN))
|
if (TEST_FLAG (eth->regs.moder, ETH_MODER, HUGEN))
|
eth->tx.maximum_length = eth->tx.packet_length;
|
eth->tx.maximum_length = eth->tx.packet_length;
|
else
|
else
|
eth->tx.maximum_length =
|
eth->tx.maximum_length =
|
GET_FIELD (eth->regs.packetlen, ETH_PACKETLEN, MAXFL);
|
GET_FIELD (eth->regs.packetlen, ETH_PACKETLEN, MAXFL);
|
|
|
/* Do we need CRC on this packet? */
|
/* Do we need CRC on this packet? */
|
if (TEST_FLAG (eth->regs.moder, ETH_MODER, CRCEN) ||
|
if (TEST_FLAG (eth->regs.moder, ETH_MODER, CRCEN) ||
|
(TEST_FLAG (eth->tx.bd, ETH_TX_BD, CRC) &&
|
(TEST_FLAG (eth->tx.bd, ETH_TX_BD, CRC) &&
|
TEST_FLAG (eth->tx.bd, ETH_TX_BD, LAST)))
|
TEST_FLAG (eth->tx.bd, ETH_TX_BD, LAST)))
|
eth->tx.add_crc = 1;
|
eth->tx.add_crc = 1;
|
else
|
else
|
eth->tx.add_crc = 0;
|
eth->tx.add_crc = 0;
|
|
|
if (TEST_FLAG (eth->regs.moder, ETH_MODER, DLYCRCEN))
|
if (TEST_FLAG (eth->regs.moder, ETH_MODER, DLYCRCEN))
|
eth->tx.crc_dly = 1;
|
eth->tx.crc_dly = 1;
|
else
|
else
|
eth->tx.crc_dly = 0;
|
eth->tx.crc_dly = 0;
|
/* XXX - For now we skip CRC calculation */
|
/* XXX - For now we skip CRC calculation */
|
|
|
if (eth->rtx_type == ETH_RTX_FILE)
|
if (eth->rtx_type == ETH_RTX_FILE)
|
{
|
{
|
/* write packet length to file */
|
/* write packet length to file */
|
nwritten =
|
nwritten =
|
write (eth->txfd, &(eth->tx.packet_length),
|
write (eth->txfd, &(eth->tx.packet_length),
|
sizeof (eth->tx.packet_length));
|
sizeof (eth->tx.packet_length));
|
}
|
}
|
|
|
/************************************************/
|
/************************************************/
|
/* start transmit with reading packet into FIFO */
|
/* start transmit with reading packet into FIFO */
|
eth->tx.state = ETH_TXSTATE_READFIFO;
|
eth->tx.state = ETH_TXSTATE_READFIFO;
|
}
|
}
|
|
|
/* stay in this state if (TXEN && !READY) */
|
/* stay in this state if (TXEN && !READY) */
|
break;
|
break;
|
case ETH_TXSTATE_READFIFO:
|
case ETH_TXSTATE_READFIFO:
|
//if (eth->tx.bytes_sent < eth->tx.packet_length)
|
//if (eth->tx.bytes_sent < eth->tx.packet_length)
|
while (eth->tx.bytes_sent < eth->tx.packet_length)
|
while (eth->tx.bytes_sent < eth->tx.packet_length)
|
{
|
{
|
read_word =
|
read_word =
|
eval_direct32 (eth->tx.bytes_sent + eth->tx.bd_addr, 0, 0);
|
eval_direct32 (eth->tx.bytes_sent + eth->tx.bd_addr, 0, 0);
|
eth->tx_buff[eth->tx.bytes_sent] =
|
eth->tx_buff[eth->tx.bytes_sent] =
|
(unsigned char) (read_word >> 24);
|
(unsigned char) (read_word >> 24);
|
eth->tx_buff[eth->tx.bytes_sent + 1] =
|
eth->tx_buff[eth->tx.bytes_sent + 1] =
|
(unsigned char) (read_word >> 16);
|
(unsigned char) (read_word >> 16);
|
eth->tx_buff[eth->tx.bytes_sent + 2] =
|
eth->tx_buff[eth->tx.bytes_sent + 2] =
|
(unsigned char) (read_word >> 8);
|
(unsigned char) (read_word >> 8);
|
eth->tx_buff[eth->tx.bytes_sent + 3] = (unsigned char) (read_word);
|
eth->tx_buff[eth->tx.bytes_sent + 3] = (unsigned char) (read_word);
|
eth->tx.bytes_sent += 4;
|
eth->tx.bytes_sent += 4;
|
}
|
}
|
//else
|
//else
|
// {
|
// {
|
eth->tx.state = ETH_TXSTATE_TRANSMIT;
|
eth->tx.state = ETH_TXSTATE_TRANSMIT;
|
// }
|
// }
|
break;
|
break;
|
case ETH_TXSTATE_TRANSMIT:
|
case ETH_TXSTATE_TRANSMIT:
|
/* send packet */
|
/* send packet */
|
switch (eth->rtx_type)
|
switch (eth->rtx_type)
|
{
|
{
|
case ETH_RTX_FILE:
|
case ETH_RTX_FILE:
|
nwritten = write (eth->txfd, eth->tx_buff, eth->tx.packet_length);
|
nwritten = write (eth->txfd, eth->tx_buff, eth->tx.packet_length);
|
break;
|
break;
|
case ETH_RTX_TAP:
|
case ETH_RTX_TAP:
|
/*
|
#if ETH_DEBUG
|
printf ("Writing TAP\n");
|
printf ("Writing TAP\n");
|
|
|
printf("packet %d bytes:",(int) eth->tx.packet_length );
|
printf("packet %d bytes:",(int) eth->tx.packet_length );
|
int j; for (j=0;j<eth->tx.packet_length;j++)
|
int j; for (j=0;j<eth->tx.packet_length;j++)
|
{ if (j%16==0)printf("\n");
|
{ if (j%16==0)printf("\n");
|
else if (j%8==0) printf(" ");
|
else if (j%8==0) printf(" ");
|
printf("%.2x ", eth->tx_buff[j]);
|
printf("%.2x ", eth->tx_buff[j]);
|
}
|
}
|
printf("\nend packet:\n");
|
printf("\nend packet:\n");
|
*/
|
#endif
|
nwritten = write (eth->rtx_fd, eth->tx_buff, eth->tx.packet_length);
|
nwritten = write (eth->rtx_fd, eth->tx_buff, eth->tx.packet_length);
|
break;
|
break;
|
}
|
}
|
|
|
/* set BD status */
|
/* set BD status */
|
if (nwritten == eth->tx.packet_length)
|
if (nwritten == eth->tx.packet_length)
|
{
|
{
|
CLEAR_FLAG (eth->tx.bd, ETH_TX_BD, READY);
|
CLEAR_FLAG (eth->tx.bd, ETH_TX_BD, READY);
|
SET_FLAG (eth->regs.int_source, ETH_INT_SOURCE, TXB);
|
SET_FLAG (eth->regs.int_source, ETH_INT_SOURCE, TXB);
|
|
|
eth->tx.state = ETH_TXSTATE_WAIT4BD;
|
eth->tx.state = ETH_TXSTATE_WAIT4BD;
|
}
|
}
|
else
|
else
|
{
|
{
|
/* XXX - implement retry mechanism here! */
|
/* XXX - implement retry mechanism here! */
|
CLEAR_FLAG (eth->tx.bd, ETH_TX_BD, READY);
|
CLEAR_FLAG (eth->tx.bd, ETH_TX_BD, READY);
|
CLEAR_FLAG (eth->tx.bd, ETH_TX_BD, COLLISION);
|
CLEAR_FLAG (eth->tx.bd, ETH_TX_BD, COLLISION);
|
SET_FLAG (eth->regs.int_source, ETH_INT_SOURCE, TXE);
|
SET_FLAG (eth->regs.int_source, ETH_INT_SOURCE, TXE);
|
|
|
eth->tx.state = ETH_TXSTATE_WAIT4BD;
|
eth->tx.state = ETH_TXSTATE_WAIT4BD;
|
|
|
}
|
}
|
|
|
eth->regs.bd_ram[eth->tx.bd_index] = eth->tx.bd;
|
eth->regs.bd_ram[eth->tx.bd_index] = eth->tx.bd;
|
|
|
|
SET_FLAG (eth->regs.int_source, ETH_INT_SOURCE, TXB);
|
|
|
/* generate OK interrupt */
|
/* generate OK interrupt */
|
if (TEST_FLAG (eth->regs.int_mask, ETH_INT_MASK, TXE_M) ||
|
if (TEST_FLAG (eth->regs.int_mask, ETH_INT_MASK, TXE_M) ||
|
TEST_FLAG (eth->regs.int_mask, ETH_INT_MASK, TXB_M))
|
TEST_FLAG (eth->regs.int_mask, ETH_INT_MASK, TXB_M))
|
{
|
{
|
if (TEST_FLAG (eth->tx.bd, ETH_TX_BD, IRQ))
|
if (TEST_FLAG (eth->tx.bd, ETH_TX_BD, IRQ) && !eth->int_line_stat)
|
{
|
{
|
//printf ("ETH_TXSTATE_TRANSMIT interrupt\n");
|
#if ETH_DEBUG
|
|
printf ("ETH_TXSTATE_TRANSMIT interrupt\n");
|
|
#endif
|
report_interrupt (eth->mac_int);
|
report_interrupt (eth->mac_int);
|
|
eth->int_line_stat = 1;
|
}
|
}
|
}
|
}
|
|
|
/* advance to next BD */
|
/* advance to next BD */
|
if (bAdvance)
|
if (bAdvance)
|
{
|
{
|
if (TEST_FLAG (eth->tx.bd, ETH_TX_BD, WRAP) ||
|
if (TEST_FLAG (eth->tx.bd, ETH_TX_BD, WRAP) ||
|
eth->tx.bd_index >= ETH_BD_COUNT)
|
eth->tx.bd_index >= ETH_BD_COUNT)
|
eth->tx.bd_index = 0;
|
eth->tx.bd_index = 0;
|
else
|
else
|
eth->tx.bd_index += 2;
|
eth->tx.bd_index += 2;
|
}
|
}
|
|
|
break;
|
break;
|
}
|
}
|
|
|
/* Reschedule */
|
/* Reschedule */
|
|
if (eth->tx.state == ETH_TXSTATE_WAIT4BD)
|
|
SCHED_ADD (eth_controller_tx_clock, dat, 10);
|
|
else
|
SCHED_ADD (eth_controller_tx_clock, dat, 1);
|
SCHED_ADD (eth_controller_tx_clock, dat, 1);
|
}
|
}
|
|
|
/* ========================================================================= */
|
/* ========================================================================= */
|
|
|
|
|
/* ========================================================================= */
|
/* ========================================================================= */
|
/* RX LOGIC */
|
/* RX LOGIC */
|
/*---------------------------------------------------------------------------*/
|
/*---------------------------------------------------------------------------*/
|
|
|
/*
|
/*
|
* RX clock
|
* RX clock
|
* Responsible for starting and finishing RX
|
* Responsible for starting and finishing RX
|
*/
|
*/
|
static void
|
static void
|
eth_controller_rx_clock (void *dat)
|
eth_controller_rx_clock (void *dat)
|
{
|
{
|
struct eth_device *eth = dat;
|
struct eth_device *eth = dat;
|
long nread = 0;
|
long nread = 0;
|
unsigned long send_word;
|
unsigned long send_word;
|
struct pollfd fds[1];
|
struct pollfd fds[1];
|
int n;
|
int n;
|
|
|
|
|
switch (eth->rx.state)
|
switch (eth->rx.state)
|
{
|
{
|
case ETH_RXSTATE_IDLE:
|
case ETH_RXSTATE_IDLE:
|
eth->rx.state = ETH_RXSTATE_WAIT4BD;
|
eth->rx.state = ETH_RXSTATE_WAIT4BD;
|
break;
|
break;
|
|
|
case ETH_RXSTATE_WAIT4BD:
|
case ETH_RXSTATE_WAIT4BD:
|
|
|
eth->rx.bd = eth->regs.bd_ram[eth->rx.bd_index];
|
eth->rx.bd = eth->regs.bd_ram[eth->rx.bd_index];
|
eth->rx.bd_addr = eth->regs.bd_ram[eth->rx.bd_index + 1];
|
eth->rx.bd_addr = eth->regs.bd_ram[eth->rx.bd_index + 1];
|
|
|
if (TEST_FLAG (eth->rx.bd, ETH_RX_BD, READY))
|
if (TEST_FLAG (eth->rx.bd, ETH_RX_BD, READY))
|
{
|
{
|
/*****************/
|
/*****************/
|
/* Initialize RX */
|
/* Initialize RX */
|
CLEAR_FLAG (eth->rx.bd, ETH_RX_BD, MISS);
|
CLEAR_FLAG (eth->rx.bd, ETH_RX_BD, MISS);
|
CLEAR_FLAG (eth->rx.bd, ETH_RX_BD, INVALID);
|
CLEAR_FLAG (eth->rx.bd, ETH_RX_BD, INVALID);
|
CLEAR_FLAG (eth->rx.bd, ETH_RX_BD, DRIBBLE);
|
CLEAR_FLAG (eth->rx.bd, ETH_RX_BD, DRIBBLE);
|
CLEAR_FLAG (eth->rx.bd, ETH_RX_BD, UVERRUN);
|
CLEAR_FLAG (eth->rx.bd, ETH_RX_BD, UVERRUN);
|
CLEAR_FLAG (eth->rx.bd, ETH_RX_BD, COLLISION);
|
CLEAR_FLAG (eth->rx.bd, ETH_RX_BD, COLLISION);
|
CLEAR_FLAG (eth->rx.bd, ETH_RX_BD, TOOBIG);
|
CLEAR_FLAG (eth->rx.bd, ETH_RX_BD, TOOBIG);
|
CLEAR_FLAG (eth->rx.bd, ETH_RX_BD, TOOSHORT);
|
CLEAR_FLAG (eth->rx.bd, ETH_RX_BD, TOOSHORT);
|
|
|
/* Setup file to read from */
|
/* Setup file to read from */
|
if (TEST_FLAG (eth->regs.moder, ETH_MODER, LOOPBCK))
|
if (TEST_FLAG (eth->regs.moder, ETH_MODER, LOOPBCK))
|
{
|
{
|
eth->rx.fd = eth->txfd;
|
eth->rx.fd = eth->txfd;
|
eth->rx.offset = &(eth->loopback_offset);
|
eth->rx.offset = &(eth->loopback_offset);
|
}
|
}
|
else
|
else
|
{
|
{
|
eth->rx.fd = eth->rxfd;
|
eth->rx.fd = eth->rxfd;
|
eth->rx.offset = 0;
|
eth->rx.offset = 0;
|
}
|
}
|
eth->rx.state = ETH_RXSTATE_RECV;
|
eth->rx.state = ETH_RXSTATE_RECV;
|
//printf("rx_clk: going to ETH_RXSTATE_RECV\n");
|
|
}
|
}
|
else if (!TEST_FLAG (eth->regs.moder, ETH_MODER, RXEN))
|
else if (!TEST_FLAG (eth->regs.moder, ETH_MODER, RXEN))
|
{
|
{
|
eth->rx.state = ETH_RXSTATE_IDLE;
|
eth->rx.state = ETH_RXSTATE_IDLE;
|
}
|
}
|
else
|
else
|
{
|
{
|
/* Poll to see if there is data to read */
|
/* Poll to see if there is data to read */
|
struct pollfd fds[1];
|
struct pollfd fds[1];
|
int n;
|
int n;
|
|
|
fds[0].fd = eth->rtx_fd;
|
fds[0].fd = eth->rtx_fd;
|
fds[0].events = POLLIN;
|
fds[0].events = POLLIN;
|
|
|
n = poll (fds, 1, 0);
|
n = poll (fds, 1, 0);
|
if (n < 0)
|
if (n < 0)
|
{
|
{
|
fprintf (stderr, "Warning: Poll of WAIT4BD failed %s: ignored.\n",
|
fprintf (stderr, "Warning: Poll of WAIT4BD failed %s: ignored.\n",
|
strerror (errno));
|
strerror (errno));
|
}
|
}
|
else if ((n > 0) && ((fds[0].revents & POLLIN) == POLLIN))
|
else if ((n > 0) && ((fds[0].revents & POLLIN) == POLLIN))
|
{
|
{
|
printf ("Reading TAP and all BDs full = BUSY\n");
|
printf ("Reading TAP and all BDs full = BUSY\n");
|
nread = read (eth->rtx_fd, eth->rx_buff, ETH_MAXPL);
|
nread = read (eth->rtx_fd, eth->rx_buff, ETH_MAXPL);
|
|
|
if (nread < 0)
|
if (nread < 0)
|
{
|
{
|
fprintf (stderr,
|
fprintf (stderr,
|
"Warning: Read of WAIT4BD failed %s: ignored\n",
|
"Warning: Read of WAIT4BD failed %s: ignored\n",
|
strerror (errno));
|
strerror (errno));
|
}
|
}
|
else if (nread > 0)
|
else if (nread > 0)
|
{
|
{
|
SET_FLAG (eth->regs.int_source, ETH_INT_SOURCE, BUSY);
|
SET_FLAG (eth->regs.int_source, ETH_INT_SOURCE, BUSY);
|
|
|
if (TEST_FLAG (eth->regs.int_mask, ETH_INT_MASK, BUSY_M))
|
if (TEST_FLAG (eth->regs.int_mask, ETH_INT_MASK, BUSY_M) &&
|
|
!eth->int_line_stat)
|
{
|
{
|
printf ("ETH_RXSTATE_WAIT4BD BUSY interrupt\n");
|
printf ("ETH_RXSTATE_WAIT4BD BUSY interrupt\n");
|
report_interrupt (eth->mac_int);
|
report_interrupt (eth->mac_int);
|
|
eth->int_line_stat = 1;
|
}
|
}
|
}
|
}
|
}
|
}
|
}
|
}
|
|
|
break;
|
break;
|
|
|
case ETH_RXSTATE_RECV:
|
case ETH_RXSTATE_RECV:
|
|
|
switch (eth->rtx_type)
|
switch (eth->rtx_type)
|
{
|
{
|
case ETH_RTX_FILE:
|
case ETH_RTX_FILE:
|
/* Read packet length */
|
/* Read packet length */
|
if (eth_read_rx_file
|
if (eth_read_rx_file
|
(eth, &(eth->rx.packet_length),
|
(eth, &(eth->rx.packet_length),
|
sizeof (eth->rx.packet_length)) <
|
sizeof (eth->rx.packet_length)) <
|
sizeof (eth->rx.packet_length))
|
sizeof (eth->rx.packet_length))
|
{
|
{
|
/* TODO: just do what real ethernet would do (some kind of error
|
/* TODO: just do what real ethernet would do (some kind of error
|
state) */
|
state) */
|
sim_done ();
|
sim_done ();
|
break;
|
break;
|
}
|
}
|
|
|
/* Packet must be big enough to hold a header */
|
/* Packet must be big enough to hold a header */
|
if (eth->rx.packet_length < ETHER_HDR_LEN)
|
if (eth->rx.packet_length < ETHER_HDR_LEN)
|
{
|
{
|
eth_rx_next_packet (eth);
|
eth_rx_next_packet (eth);
|
|
|
eth->rx.state = ETH_RXSTATE_WAIT4BD;
|
eth->rx.state = ETH_RXSTATE_WAIT4BD;
|
break;
|
break;
|
}
|
}
|
|
|
eth->rx.bytes_read = 0;
|
eth->rx.bytes_read = 0;
|
eth->rx.bytes_left = eth->rx.packet_length;
|
eth->rx.bytes_left = eth->rx.packet_length;
|
|
|
/* for now Read entire packet into memory */
|
/* for now Read entire packet into memory */
|
nread = eth_read_rx_file (eth, eth->rx_buff, eth->rx.bytes_left);
|
nread = eth_read_rx_file (eth, eth->rx_buff, eth->rx.bytes_left);
|
if (nread < eth->rx.bytes_left)
|
if (nread < eth->rx.bytes_left)
|
{
|
{
|
eth->rx.error = 1;
|
eth->rx.error = 1;
|
break;
|
break;
|
}
|
}
|
|
|
eth->rx.packet_length = nread;
|
eth->rx.packet_length = nread;
|
eth->rx.bytes_left = nread;
|
eth->rx.bytes_left = nread;
|
eth->rx.bytes_read = 0;
|
eth->rx.bytes_read = 0;
|
|
|
eth->rx.state = ETH_RXSTATE_WRITEFIFO;
|
eth->rx.state = ETH_RXSTATE_WRITEFIFO;
|
|
|
break;
|
break;
|
|
|
case ETH_RTX_TAP:
|
case ETH_RTX_TAP:
|
/* Poll to see if there is data to read */
|
/* Poll to see if there is data to read */
|
fds[0].fd = eth->rtx_fd;
|
fds[0].fd = eth->rtx_fd;
|
fds[0].events = POLLIN;
|
fds[0].events = POLLIN;
|
|
|
n = poll (fds, 1, 0);
|
n = poll (fds, 1, 0);
|
if (n < 0)
|
if (n < 0)
|
{
|
{
|
fprintf (stderr,
|
fprintf (stderr,
|
"Warning: Poll of RXTATE_RECV failed %s: ignored.\n",
|
"Warning: Poll of RXTATE_RECV failed %s: ignored.\n",
|
strerror (errno));
|
strerror (errno));
|
}
|
}
|
else if ((n > 0) && ((fds[0].revents & POLLIN) == POLLIN))
|
else if ((n > 0) && ((fds[0].revents & POLLIN) == POLLIN))
|
{
|
{
|
//printf ("Reading TAP. ");
|
#if ETH_DEBUG
|
|
printf ("Reading TAP. ");
|
|
#endif
|
nread = read (eth->rtx_fd, eth->rx_buff, ETH_MAXPL);
|
nread = read (eth->rtx_fd, eth->rx_buff, ETH_MAXPL);
|
//printf ("%d bytes read.\n",(int) nread);
|
#if ETH_DEBUG
|
|
printf ("%d bytes read.\n",(int) nread);
|
|
#endif
|
if (nread < 0)
|
if (nread < 0)
|
{
|
{
|
fprintf (stderr,
|
fprintf (stderr,
|
"Warning: Read of RXTATE_RECV failed %s: ignored\n",
|
"Warning: Read of RXTATE_RECV failed %s: ignored\n",
|
strerror (errno));
|
strerror (errno));
|
|
|
if (TEST_FLAG (eth->regs.int_mask, ETH_INT_MASK, RXE_M))
|
|
{
|
|
SET_FLAG (eth->regs.int_source, ETH_INT_SOURCE, RXE);
|
SET_FLAG (eth->regs.int_source, ETH_INT_SOURCE, RXE);
|
|
|
|
if (TEST_FLAG (eth->regs.int_mask, ETH_INT_MASK, RXE_M) &&
|
|
!eth->int_line_stat)
|
|
{
|
printf ("ETH_RXTATE_RECV RXE interrupt\n");
|
printf ("ETH_RXTATE_RECV RXE interrupt\n");
|
report_interrupt (eth->mac_int);
|
report_interrupt (eth->mac_int);
|
|
eth->int_line_stat = 1;
|
}
|
}
|
}
|
}
|
|
|
}
|
}
|
|
|
/* If not promiscouos mode, check the destination address */
|
/* If not promiscouos mode, check the destination address */
|
if (!TEST_FLAG (eth->regs.moder, ETH_MODER, PRO) && nread)
|
if (!TEST_FLAG (eth->regs.moder, ETH_MODER, PRO) && nread)
|
{
|
{
|
if (TEST_FLAG (eth->regs.moder, ETH_MODER, IAM)
|
if (TEST_FLAG (eth->regs.moder, ETH_MODER, IAM)
|
&& (eth->rx_buff[0] & 1))
|
&& (eth->rx_buff[0] & 1))
|
{
|
{
|
/* Nothing for now */
|
/* Nothing for now */
|
}
|
}
|
|
|
|
|
if (((eth->mac_address[5] != eth->rx_buff[0]) &&
|
if (((eth->mac_address[5] != eth->rx_buff[0]) &&
|
(eth->rx_buff[5] != 0xff) ) ||
|
(eth->rx_buff[5] != 0xff) ) ||
|
((eth->mac_address[4] != eth->rx_buff[1]) &&
|
((eth->mac_address[4] != eth->rx_buff[1]) &&
|
(eth->rx_buff[4] != 0xff) ) ||
|
(eth->rx_buff[4] != 0xff) ) ||
|
((eth->mac_address[3] != eth->rx_buff[2]) &&
|
((eth->mac_address[3] != eth->rx_buff[2]) &&
|
(eth->rx_buff[3] != 0xff) ) ||
|
(eth->rx_buff[3] != 0xff) ) ||
|
((eth->mac_address[2] != eth->rx_buff[3]) &&
|
((eth->mac_address[2] != eth->rx_buff[3]) &&
|
(eth->rx_buff[2] != 0xff) ) ||
|
(eth->rx_buff[2] != 0xff) ) ||
|
((eth->mac_address[1] != eth->rx_buff[4]) &&
|
((eth->mac_address[1] != eth->rx_buff[4]) &&
|
(eth->rx_buff[1] != 0xff) ) ||
|
(eth->rx_buff[1] != 0xff) ) ||
|
((eth->mac_address[0] != eth->rx_buff[5]) &&
|
((eth->mac_address[0] != eth->rx_buff[5]) &&
|
(eth->rx_buff[0] != 0xff)))
|
(eth->rx_buff[0] != 0xff)))
|
|
|
{
|
{
|
/*
|
#if ETH_DEBUG
|
printf("ETH_RXSTATE dropping packet for %.2x:%.2x:%.2x:%.2x:%.2x:%.2x\n",
|
printf("ETH_RXSTATE dropping packet for %.2x:%.2x:%.2x:%.2x:%.2x:%.2x\n",
|
eth->rx_buff[0],
|
eth->rx_buff[0],
|
eth->rx_buff[1],
|
eth->rx_buff[1],
|
eth->rx_buff[2],
|
eth->rx_buff[2],
|
eth->rx_buff[3],
|
eth->rx_buff[3],
|
eth->rx_buff[4],
|
eth->rx_buff[4],
|
eth->rx_buff[5]);
|
eth->rx_buff[5]);
|
*/
|
#endif
|
break;
|
break;
|
}
|
}
|
}
|
}
|
|
|
eth->rx.packet_length = nread;
|
eth->rx.packet_length = nread;
|
eth->rx.bytes_left = nread;
|
eth->rx.bytes_left = nread;
|
eth->rx.bytes_read = 0;
|
eth->rx.bytes_read = 0;
|
|
|
if (nread)
|
if (nread)
|
eth->rx.state = ETH_RXSTATE_WRITEFIFO;
|
eth->rx.state = ETH_RXSTATE_WRITEFIFO;
|
|
|
break;
|
break;
|
case ETH_RTX_VAPI:
|
case ETH_RTX_VAPI:
|
break;
|
break;
|
}
|
}
|
break;
|
break;
|
|
|
case ETH_RXSTATE_WRITEFIFO:
|
case ETH_RXSTATE_WRITEFIFO:
|
//printf("ETH_RXSTATE_WRITEFIFO: writing to %d bytes 0x%.8x\n",(int)eth->rx.bytes_left, (unsigned int)eth->rx.bd_addr);
|
#if ETH_DEBUG
|
|
printf("ETH_RXSTATE_WRITEFIFO: writing to RXBD%d: %d bytes @ 0x%.8x\n",
|
|
(int) eth->rx.bd_index/2, (int)eth->rx.bytes_left,
|
|
(unsigned int)eth->rx.bd_addr);
|
|
#endif
|
if (eth->rx.bytes_left > 0){
|
if (eth->rx.bytes_left > 0){
|
while((int) eth->rx.bytes_left){
|
while((int) eth->rx.bytes_left){
|
send_word = ((unsigned long) eth->rx_buff[eth->rx.bytes_read] << 24) |
|
send_word = ((unsigned long) eth->rx_buff[eth->rx.bytes_read] << 24) |
|
((unsigned long) eth->rx_buff[eth->rx.bytes_read + 1] << 16) |
|
((unsigned long) eth->rx_buff[eth->rx.bytes_read + 1] << 16) |
|
((unsigned long) eth->rx_buff[eth->rx.bytes_read + 2] << 8) |
|
((unsigned long) eth->rx_buff[eth->rx.bytes_read + 2] << 8) |
|
((unsigned long) eth->rx_buff[eth->rx.bytes_read + 3]);
|
((unsigned long) eth->rx_buff[eth->rx.bytes_read + 3]);
|
set_direct32 (eth->rx.bd_addr + eth->rx.bytes_read, send_word, 0, 0);
|
set_direct32 (eth->rx.bd_addr + eth->rx.bytes_read, send_word, 0, 0);
|
/* update counters */
|
/* update counters */
|
if (eth->rx.bytes_left >= 4)
|
if (eth->rx.bytes_left >= 4)
|
{
|
{
|
eth->rx.bytes_left -= 4;
|
eth->rx.bytes_left -= 4;
|
eth->rx.bytes_read += 4;
|
eth->rx.bytes_read += 4;
|
}
|
}
|
else
|
else
|
{
|
{
|
eth->rx.bytes_read += eth->rx.bytes_left;
|
eth->rx.bytes_read += eth->rx.bytes_left;
|
eth->rx.bytes_left = 0;
|
eth->rx.bytes_left = 0;
|
}
|
}
|
}
|
}
|
|
|
}
|
}
|
//printf("ETH_RXSTATE_WRITEFIFO: bytes read: 0x%.8x\n",(unsigned int)eth->rx.bytes_read);
|
#if ETH_DEBUG
|
|
printf("ETH_RXSTATE_WRITEFIFO: bytes read: 0x%.8x\n",
|
|
(unsigned int)eth->rx.bytes_read);
|
|
#endif
|
if (eth->rx.bytes_left <= 0)
|
if (eth->rx.bytes_left <= 0)
|
{
|
{
|
/* Write result to bd */
|
/* Write result to bd */
|
SET_FIELD (eth->rx.bd, ETH_RX_BD, LENGTH, eth->rx.packet_length+4);
|
SET_FIELD (eth->rx.bd, ETH_RX_BD, LENGTH, eth->rx.packet_length + 4);
|
CLEAR_FLAG (eth->rx.bd, ETH_RX_BD, READY);
|
CLEAR_FLAG (eth->rx.bd, ETH_RX_BD, READY);
|
SET_FLAG (eth->regs.int_source, ETH_INT_SOURCE, RXB);
|
SET_FLAG (eth->regs.int_source, ETH_INT_SOURCE, RXB);
|
/*
|
/*
|
if (eth->rx.packet_length <
|
if (eth->rx.packet_length <
|
(GET_FIELD (eth->regs.packetlen, ETH_PACKETLEN, MINFL) - 4))
|
(GET_FIELD (eth->regs.packetlen, ETH_PACKETLEN, MINFL) - 4))
|
SET_FLAG (eth->rx.bd, ETH_RX_BD, TOOSHORT);
|
SET_FLAG (eth->rx.bd, ETH_RX_BD, TOOSHORT);
|
if (eth->rx.packet_length >
|
if (eth->rx.packet_length >
|
GET_FIELD (eth->regs.packetlen, ETH_PACKETLEN, MAXFL))
|
GET_FIELD (eth->regs.packetlen, ETH_PACKETLEN, MAXFL))
|
SET_FLAG (eth->rx.bd, ETH_RX_BD, TOOBIG);
|
SET_FLAG (eth->rx.bd, ETH_RX_BD, TOOBIG);
|
*/
|
*/
|
eth->regs.bd_ram[eth->rx.bd_index] = eth->rx.bd;
|
eth->regs.bd_ram[eth->rx.bd_index] = eth->rx.bd;
|
|
|
/* advance to next BD */
|
/* advance to next BD */
|
if (TEST_FLAG (eth->rx.bd, ETH_RX_BD, WRAP)
|
if (TEST_FLAG (eth->rx.bd, ETH_RX_BD, WRAP)
|
|| eth->rx.bd_index >= ETH_BD_COUNT)
|
|| eth->rx.bd_index >= ETH_BD_COUNT)
|
eth->rx.bd_index = eth->regs.tx_bd_num << 1;
|
eth->rx.bd_index = eth->regs.tx_bd_num << 1;
|
else
|
else
|
eth->rx.bd_index += 2;
|
eth->rx.bd_index += 2;
|
|
|
|
SET_FLAG (eth->regs.int_source, ETH_INT_SOURCE, RXB);
|
|
|
if ((TEST_FLAG (eth->regs.int_mask, ETH_INT_MASK, RXB_M)) &&
|
if ((TEST_FLAG (eth->regs.int_mask, ETH_INT_MASK, RXB_M)) &&
|
(TEST_FLAG (eth->rx.bd, ETH_RX_BD, IRQ)))
|
(TEST_FLAG (eth->rx.bd, ETH_RX_BD, IRQ)) &&
|
|
!eth->int_line_stat)
|
{
|
{
|
//printf ("ETH_RXSTATE_WRITEFIFO interrupt\n");
|
#if ETH_DEBUG
|
|
printf ("ETH_RXSTATE_WRITEFIFO interrupt\n");
|
|
#endif
|
report_interrupt (eth->mac_int);
|
report_interrupt (eth->mac_int);
|
|
eth->int_line_stat = 1;
|
}
|
}
|
|
|
/* ready to receive next packet */
|
/* ready to receive next packet */
|
eth->rx.state = ETH_RXSTATE_IDLE;
|
eth->rx.state = ETH_RXSTATE_IDLE;
|
}
|
}
|
break;
|
break;
|
}
|
}
|
|
|
/* Reschedule */
|
/* Reschedule */
|
|
if (eth->rx.state == ETH_RXSTATE_RECV)
|
|
SCHED_ADD (eth_controller_rx_clock, dat, 10);
|
|
else
|
SCHED_ADD (eth_controller_rx_clock, dat, 1);
|
SCHED_ADD (eth_controller_rx_clock, dat, 1);
|
}
|
}
|
|
|
/* ========================================================================= */
|
/* ========================================================================= */
|
/* Move to next RX BD */
|
/* Move to next RX BD */
|
static void
|
static void
|
eth_rx_next_packet (struct eth_device *eth)
|
eth_rx_next_packet (struct eth_device *eth)
|
{
|
{
|
/* Skip any possible leftovers */
|
/* Skip any possible leftovers */
|
if (eth->rx.bytes_left)
|
if (eth->rx.bytes_left)
|
eth_skip_rx_file (eth, eth->rx.bytes_left);
|
eth_skip_rx_file (eth, eth->rx.bytes_left);
|
}
|
}
|
|
|
/* "Skip" bytes in RX file */
|
/* "Skip" bytes in RX file */
|
static void
|
static void
|
eth_skip_rx_file (struct eth_device *eth, off_t count)
|
eth_skip_rx_file (struct eth_device *eth, off_t count)
|
{
|
{
|
eth->rx.offset += count;
|
eth->rx.offset += count;
|
}
|
}
|
|
|
/*
|
/*
|
* Utility function to read from the ethernet RX file
|
* Utility function to read from the ethernet RX file
|
* This function moves the file pointer to the current place in the packet before reading
|
* This function moves the file pointer to the current place in the packet before reading
|
*/
|
*/
|
static ssize_t
|
static ssize_t
|
eth_read_rx_file (struct eth_device *eth, void *buf, size_t count)
|
eth_read_rx_file (struct eth_device *eth, void *buf, size_t count)
|
{
|
{
|
ssize_t result;
|
ssize_t result;
|
|
|
if (eth->rx.fd <= 0)
|
if (eth->rx.fd <= 0)
|
{
|
{
|
return 0;
|
return 0;
|
}
|
}
|
|
|
if (eth->rx.offset)
|
if (eth->rx.offset)
|
if (lseek (eth->rx.fd, *(eth->rx.offset), SEEK_SET) == (off_t) - 1)
|
if (lseek (eth->rx.fd, *(eth->rx.offset), SEEK_SET) == (off_t) - 1)
|
{
|
{
|
return 0;
|
return 0;
|
}
|
}
|
|
|
result = read (eth->rx.fd, buf, count);
|
result = read (eth->rx.fd, buf, count);
|
if (eth->rx.offset && result >= 0)
|
if (eth->rx.offset && result >= 0)
|
*(eth->rx.offset) += result;
|
*(eth->rx.offset) += result;
|
|
|
return result;
|
return result;
|
}
|
}
|
|
|
/* ========================================================================= */
|
/* ========================================================================= */
|
|
|
|
|
/* -------------------------------------------------------------------------- */
|
/* -------------------------------------------------------------------------- */
|
/*!Reset the Ethernet.
|
/*!Reset the Ethernet.
|
|
|
Open the correct type of simulation interface to the outside world.
|
Open the correct type of simulation interface to the outside world.
|
|
|
Initialize all registers to default and places devices in memory address
|
Initialize all registers to default and places devices in memory address
|
space.
|
space.
|
|
|
@param[in] dat The Ethernet interface data structure. */
|
@param[in] dat The Ethernet interface data structure. */
|
/* -------------------------------------------------------------------------- */
|
/* -------------------------------------------------------------------------- */
|
static void
|
static void
|
eth_reset (void *dat)
|
eth_reset (void *dat)
|
{
|
{
|
struct eth_device *eth = dat;
|
struct eth_device *eth = dat;
|
struct ifreq ifr;
|
struct ifreq ifr;
|
|
|
|
#if ETH_DEBUG
|
printf ("Resetting Ethernet\n");
|
printf ("Resetting Ethernet\n");
|
|
#endif
|
/* Nothing to do if we do not have a base address set.
|
/* Nothing to do if we do not have a base address set.
|
|
|
TODO: Surely this should test for being enabled? */
|
TODO: Surely this should test for being enabled? */
|
if (0 == eth->baseaddr)
|
if (0 == eth->baseaddr)
|
{
|
{
|
return;
|
return;
|
}
|
}
|
|
|
switch (eth->rtx_type)
|
switch (eth->rtx_type)
|
{
|
{
|
case ETH_RTX_FILE:
|
case ETH_RTX_FILE:
|
|
|
/* (Re-)open TX/RX files */
|
/* (Re-)open TX/RX files */
|
if (eth->rxfd >= 0)
|
if (eth->rxfd >= 0)
|
{
|
{
|
close (eth->rxfd);
|
close (eth->rxfd);
|
}
|
}
|
|
|
if (eth->txfd >= 0)
|
if (eth->txfd >= 0)
|
{
|
{
|
close (eth->txfd);
|
close (eth->txfd);
|
}
|
}
|
|
|
eth->rxfd = -1;
|
eth->rxfd = -1;
|
eth->txfd = -1;
|
eth->txfd = -1;
|
|
|
eth->rxfd = open (eth->rxfile, O_RDONLY);
|
eth->rxfd = open (eth->rxfile, O_RDONLY);
|
if (eth->rxfd < 0)
|
if (eth->rxfd < 0)
|
{
|
{
|
fprintf (stderr, "Warning: Cannot open Ethernet RX file \"%s\": %s\n",
|
fprintf (stderr, "Warning: Cannot open Ethernet RX file \"%s\": %s\n",
|
eth->rxfile, strerror (errno));
|
eth->rxfile, strerror (errno));
|
}
|
}
|
|
|
eth->txfd = open (eth->txfile,
|
eth->txfd = open (eth->txfile,
|
#if defined(O_SYNC) /* BSD/MacOS X doesn't know about O_SYNC */
|
#if defined(O_SYNC) /* BSD/MacOS X doesn't know about O_SYNC */
|
O_SYNC |
|
O_SYNC |
|
#endif
|
#endif
|
O_RDWR | O_CREAT | O_APPEND,
|
O_RDWR | O_CREAT | O_APPEND,
|
S_IRUSR | S_IWUSR | S_IRGRP | S_IROTH);
|
S_IRUSR | S_IWUSR | S_IRGRP | S_IROTH);
|
if (eth->txfd < 0)
|
if (eth->txfd < 0)
|
{
|
{
|
fprintf (stderr, "Warning: Cannot open Ethernet TX file \"%s\": %s\n",
|
fprintf (stderr, "Warning: Cannot open Ethernet TX file \"%s\": %s\n",
|
eth->txfile, strerror (errno));
|
eth->txfile, strerror (errno));
|
}
|
}
|
|
|
eth->loopback_offset = lseek (eth->txfd, 0, SEEK_END);
|
eth->loopback_offset = lseek (eth->txfd, 0, SEEK_END);
|
break;
|
break;
|
|
|
case ETH_RTX_TAP:
|
case ETH_RTX_TAP:
|
|
|
/* (Re-)open TAP interface if necessary */
|
/* (Re-)open TAP interface if necessary */
|
if (eth->rtx_fd != 0)
|
if (eth->rtx_fd != 0)
|
{
|
{
|
break;
|
break;
|
}
|
}
|
|
|
/* Open the TUN/TAP device */
|
/* Open the TUN/TAP device */
|
eth->rtx_fd = open ("/dev/net/tun", O_RDWR);
|
eth->rtx_fd = open ("/dev/net/tun", O_RDWR);
|
if( eth->rtx_fd < 0 )
|
if( eth->rtx_fd < 0 )
|
{
|
{
|
fprintf (stderr, "Warning: Failed to open TUN/TAP device: %s\n",
|
fprintf (stderr, "Warning: Failed to open TUN/TAP device: %s\n",
|
strerror (errno));
|
strerror (errno));
|
eth->rtx_fd = 0;
|
eth->rtx_fd = 0;
|
return;
|
return;
|
}
|
}
|
|
|
/* Turn it into a specific TAP device. If we haven't specified a
|
/* Turn it into a specific TAP device. If we haven't specified a
|
specific (persistent) device, one will be created, but that requires
|
specific (persistent) device, one will be created, but that requires
|
superuser, or at least CAP_NET_ADMIN capabilities. */
|
superuser, or at least CAP_NET_ADMIN capabilities. */
|
memset (&ifr, 0, sizeof(ifr));
|
memset (&ifr, 0, sizeof(ifr));
|
ifr.ifr_flags = IFF_TAP | IFF_NO_PI;
|
ifr.ifr_flags = IFF_TAP | IFF_NO_PI;
|
strncpy (ifr.ifr_name, eth->tap_dev, IFNAMSIZ);
|
strncpy (ifr.ifr_name, eth->tap_dev, IFNAMSIZ);
|
|
|
if (ioctl (eth->rtx_fd, TUNSETIFF, (void *) &ifr) < 0)
|
if (ioctl (eth->rtx_fd, TUNSETIFF, (void *) &ifr) < 0)
|
{
|
{
|
fprintf (stderr, "Warning: Failed to set TAP device: %s\n",
|
fprintf (stderr, "Warning: Failed to set TAP device: %s\n",
|
strerror (errno));
|
strerror (errno));
|
close (eth->rtx_fd);
|
close (eth->rtx_fd);
|
eth->rtx_fd = 0;
|
eth->rtx_fd = 0;
|
return;
|
return;
|
}
|
}
|
|
#if ETH_DEBUG
|
PRINTF ("Opened TAP %s\n", ifr.ifr_name);
|
PRINTF ("Opened TAP %s\n", ifr.ifr_name);
|
|
#endif
|
/* Do we need to flush any packets? */
|
/* Do we need to flush any packets? */
|
break;
|
break;
|
}
|
}
|
|
|
/* Set registers to default values */
|
/* Set registers to default values */
|
memset (&(eth->regs), 0, sizeof (eth->regs));
|
memset (&(eth->regs), 0, sizeof (eth->regs));
|
|
|
eth->regs.moder = 0x0000A000;
|
eth->regs.moder = 0x0000A000;
|
eth->regs.ipgt = 0x00000012;
|
eth->regs.ipgt = 0x00000012;
|
eth->regs.ipgr1 = 0x0000000C;
|
eth->regs.ipgr1 = 0x0000000C;
|
eth->regs.ipgr2 = 0x00000012;
|
eth->regs.ipgr2 = 0x00000012;
|
eth->regs.packetlen = 0x003C0600;
|
eth->regs.packetlen = 0x003C0600;
|
eth->regs.collconf = 0x000F003F;
|
eth->regs.collconf = 0x000F003F;
|
eth->regs.miimoder = 0x00000064;
|
eth->regs.miimoder = 0x00000064;
|
eth->regs.tx_bd_num = 0x00000040;
|
eth->regs.tx_bd_num = 0x00000040;
|
|
|
/* Clear TX/RX status and initialize buffer descriptor index. */
|
/* Clear TX/RX status and initialize buffer descriptor index. */
|
memset (&(eth->tx), 0, sizeof (eth->tx));
|
memset (&(eth->tx), 0, sizeof (eth->tx));
|
memset (&(eth->rx), 0, sizeof (eth->rx));
|
memset (&(eth->rx), 0, sizeof (eth->rx));
|
|
|
/* Reset TX/RX BD indexes */
|
/* Reset TX/RX BD indexes */
|
eth->tx.bd_index = 0;
|
eth->tx.bd_index = 0;
|
eth->rx.bd_index = eth->regs.tx_bd_num << 1;
|
eth->rx.bd_index = eth->regs.tx_bd_num << 1;
|
|
|
|
/* Reset IRQ line status */
|
|
eth->int_line_stat = 0;
|
|
|
/* Initialize VAPI */
|
/* Initialize VAPI */
|
if (eth->base_vapi_id)
|
if (eth->base_vapi_id)
|
{
|
{
|
vapi_install_multi_handler (eth->base_vapi_id, ETH_NUM_VAPI_IDS,
|
vapi_install_multi_handler (eth->base_vapi_id, ETH_NUM_VAPI_IDS,
|
eth_vapi_read, dat);
|
eth_vapi_read, dat);
|
}
|
}
|
} /* eth_reset () */
|
} /* eth_reset () */
|
|
|
|
|
/*
|
/*
|
Print register values on stdout
|
Print register values on stdout
|
*/
|
*/
|
static void
|
static void
|
eth_status (void *dat)
|
eth_status (void *dat)
|
{
|
{
|
struct eth_device *eth = dat;
|
struct eth_device *eth = dat;
|
|
|
PRINTF ("\nEthernet MAC at 0x%" PRIxADDR ":\n", eth->baseaddr);
|
PRINTF ("\nEthernet MAC at 0x%" PRIxADDR ":\n", eth->baseaddr);
|
PRINTF ("MODER : 0x%08lX\n", eth->regs.moder);
|
PRINTF ("MODER : 0x%08lX\n", eth->regs.moder);
|
PRINTF ("INT_SOURCE : 0x%08lX\n", eth->regs.int_source);
|
PRINTF ("INT_SOURCE : 0x%08lX\n", eth->regs.int_source);
|
PRINTF ("INT_MASK : 0x%08lX\n", eth->regs.int_mask);
|
PRINTF ("INT_MASK : 0x%08lX\n", eth->regs.int_mask);
|
PRINTF ("IPGT : 0x%08lX\n", eth->regs.ipgt);
|
PRINTF ("IPGT : 0x%08lX\n", eth->regs.ipgt);
|
PRINTF ("IPGR1 : 0x%08lX\n", eth->regs.ipgr1);
|
PRINTF ("IPGR1 : 0x%08lX\n", eth->regs.ipgr1);
|
PRINTF ("IPGR2 : 0x%08lX\n", eth->regs.ipgr2);
|
PRINTF ("IPGR2 : 0x%08lX\n", eth->regs.ipgr2);
|
PRINTF ("PACKETLEN : 0x%08lX\n", eth->regs.packetlen);
|
PRINTF ("PACKETLEN : 0x%08lX\n", eth->regs.packetlen);
|
PRINTF ("COLLCONF : 0x%08lX\n", eth->regs.collconf);
|
PRINTF ("COLLCONF : 0x%08lX\n", eth->regs.collconf);
|
PRINTF ("TX_BD_NUM : 0x%08lX\n", eth->regs.tx_bd_num);
|
PRINTF ("TX_BD_NUM : 0x%08lX\n", eth->regs.tx_bd_num);
|
PRINTF ("CTRLMODER : 0x%08lX\n", eth->regs.controlmoder);
|
PRINTF ("CTRLMODER : 0x%08lX\n", eth->regs.controlmoder);
|
PRINTF ("MIIMODER : 0x%08lX\n", eth->regs.miimoder);
|
PRINTF ("MIIMODER : 0x%08lX\n", eth->regs.miimoder);
|
PRINTF ("MIICOMMAND : 0x%08lX\n", eth->regs.miicommand);
|
PRINTF ("MIICOMMAND : 0x%08lX\n", eth->regs.miicommand);
|
PRINTF ("MIIADDRESS : 0x%08lX\n", eth->regs.miiaddress);
|
PRINTF ("MIIADDRESS : 0x%08lX\n", eth->regs.miiaddress);
|
PRINTF ("MIITX_DATA : 0x%08lX\n", eth->regs.miitx_data);
|
PRINTF ("MIITX_DATA : 0x%08lX\n", eth->regs.miitx_data);
|
PRINTF ("MIIRX_DATA : 0x%08lX\n", eth->regs.miirx_data);
|
PRINTF ("MIIRX_DATA : 0x%08lX\n", eth->regs.miirx_data);
|
PRINTF ("MIISTATUS : 0x%08lX\n", eth->regs.miistatus);
|
PRINTF ("MIISTATUS : 0x%08lX\n", eth->regs.miistatus);
|
PRINTF ("MAC Address : %02X:%02X:%02X:%02X:%02X:%02X\n",
|
PRINTF ("MAC Address : %02X:%02X:%02X:%02X:%02X:%02X\n",
|
eth->mac_address[0], eth->mac_address[1], eth->mac_address[2],
|
eth->mac_address[0], eth->mac_address[1], eth->mac_address[2],
|
eth->mac_address[3], eth->mac_address[4], eth->mac_address[5]);
|
eth->mac_address[3], eth->mac_address[4], eth->mac_address[5]);
|
PRINTF ("HASH0 : 0x%08lX\n", eth->regs.hash0);
|
PRINTF ("HASH0 : 0x%08lX\n", eth->regs.hash0);
|
PRINTF ("HASH1 : 0x%08lX\n", eth->regs.hash1);
|
PRINTF ("HASH1 : 0x%08lX\n", eth->regs.hash1);
|
}
|
}
|
|
|
/* ========================================================================= */
|
/* ========================================================================= */
|
|
|
|
|
/*
|
/*
|
Read a register
|
Read a register
|
*/
|
*/
|
static uint32_t
|
static uint32_t
|
eth_read32 (oraddr_t addr, void *dat)
|
eth_read32 (oraddr_t addr, void *dat)
|
{
|
{
|
struct eth_device *eth = dat;
|
struct eth_device *eth = dat;
|
|
|
switch (addr)
|
switch (addr)
|
{
|
{
|
case ETH_MODER:
|
case ETH_MODER:
|
return eth->regs.moder;
|
return eth->regs.moder;
|
case ETH_INT_SOURCE:
|
case ETH_INT_SOURCE:
|
return eth->regs.int_source;
|
return eth->regs.int_source;
|
case ETH_INT_MASK:
|
case ETH_INT_MASK:
|
return eth->regs.int_mask;
|
return eth->regs.int_mask;
|
case ETH_IPGT:
|
case ETH_IPGT:
|
return eth->regs.ipgt;
|
return eth->regs.ipgt;
|
case ETH_IPGR1:
|
case ETH_IPGR1:
|
return eth->regs.ipgr1;
|
return eth->regs.ipgr1;
|
case ETH_IPGR2:
|
case ETH_IPGR2:
|
return eth->regs.ipgr2;
|
return eth->regs.ipgr2;
|
case ETH_PACKETLEN:
|
case ETH_PACKETLEN:
|
return eth->regs.packetlen;
|
return eth->regs.packetlen;
|
case ETH_COLLCONF:
|
case ETH_COLLCONF:
|
return eth->regs.collconf;
|
return eth->regs.collconf;
|
case ETH_TX_BD_NUM:
|
case ETH_TX_BD_NUM:
|
return eth->regs.tx_bd_num;
|
return eth->regs.tx_bd_num;
|
case ETH_CTRLMODER:
|
case ETH_CTRLMODER:
|
return eth->regs.controlmoder;
|
return eth->regs.controlmoder;
|
case ETH_MIIMODER:
|
case ETH_MIIMODER:
|
return eth->regs.miimoder;
|
return eth->regs.miimoder;
|
case ETH_MIICOMMAND:
|
case ETH_MIICOMMAND:
|
return eth->regs.miicommand;
|
return eth->regs.miicommand;
|
case ETH_MIIADDRESS:
|
case ETH_MIIADDRESS:
|
return eth->regs.miiaddress;
|
return eth->regs.miiaddress;
|
case ETH_MIITX_DATA:
|
case ETH_MIITX_DATA:
|
return eth->regs.miitx_data;
|
return eth->regs.miitx_data;
|
case ETH_MIIRX_DATA:
|
case ETH_MIIRX_DATA:
|
/*printf("or1ksim: read MIIM RX: 0x%x\n",(int)eth->regs.miirx_data);*/
|
/*printf("or1ksim: read MIIM RX: 0x%x\n",(int)eth->regs.miirx_data);*/
|
return eth->regs.miirx_data;
|
return eth->regs.miirx_data;
|
case ETH_MIISTATUS:
|
case ETH_MIISTATUS:
|
return eth->regs.miistatus;
|
return eth->regs.miistatus;
|
case ETH_MAC_ADDR0:
|
case ETH_MAC_ADDR0:
|
return (((unsigned long) eth->mac_address[3]) << 24) |
|
return (((unsigned long) eth->mac_address[3]) << 24) |
|
(((unsigned long) eth->mac_address[2]) << 16) |
|
(((unsigned long) eth->mac_address[2]) << 16) |
|
(((unsigned long) eth->mac_address[1]) << 8) |
|
(((unsigned long) eth->mac_address[1]) << 8) |
|
(unsigned long) eth->mac_address[0];
|
(unsigned long) eth->mac_address[0];
|
case ETH_MAC_ADDR1:
|
case ETH_MAC_ADDR1:
|
return (((unsigned long) eth->mac_address[5]) << 8) |
|
return (((unsigned long) eth->mac_address[5]) << 8) |
|
(unsigned long) eth->mac_address[4];
|
(unsigned long) eth->mac_address[4];
|
case ETH_HASH0:
|
case ETH_HASH0:
|
return eth->regs.hash0;
|
return eth->regs.hash0;
|
case ETH_HASH1:
|
case ETH_HASH1:
|
return eth->regs.hash1;
|
return eth->regs.hash1;
|
/*case ETH_DMA_RX_TX: return eth_rx( eth ); */
|
/*case ETH_DMA_RX_TX: return eth_rx( eth ); */
|
}
|
}
|
|
|
if ((addr >= ETH_BD_BASE) && (addr < ETH_BD_BASE + ETH_BD_SPACE))
|
if ((addr >= ETH_BD_BASE) && (addr < ETH_BD_BASE + ETH_BD_SPACE))
|
return eth->regs.bd_ram[(addr - ETH_BD_BASE) / 4];
|
return eth->regs.bd_ram[(addr - ETH_BD_BASE) / 4];
|
|
|
PRINTF ("eth_read32( 0x%" PRIxADDR " ): Illegal address\n",
|
PRINTF ("eth_read32( 0x%" PRIxADDR " ): Illegal address\n",
|
addr + eth->baseaddr);
|
addr + eth->baseaddr);
|
return 0;
|
return 0;
|
}
|
}
|
|
|
/* ========================================================================= */
|
/* ========================================================================= */
|
|
|
|
|
/*
|
/*
|
Write a register
|
Write a register
|
*/
|
*/
|
static void
|
static void
|
eth_write32 (oraddr_t addr, uint32_t value, void *dat)
|
eth_write32 (oraddr_t addr, uint32_t value, void *dat)
|
{
|
{
|
struct eth_device *eth = dat;
|
struct eth_device *eth = dat;
|
|
|
switch (addr)
|
switch (addr)
|
{
|
{
|
case ETH_MODER:
|
case ETH_MODER:
|
|
#if ETH_DEBUG
|
|
printf("eth_write32: MODER 0x%x\n",value);
|
|
#endif
|
if (!TEST_FLAG (eth->regs.moder, ETH_MODER, RXEN) &&
|
if (!TEST_FLAG (eth->regs.moder, ETH_MODER, RXEN) &&
|
TEST_FLAG (value, ETH_MODER, RXEN))
|
TEST_FLAG (value, ETH_MODER, RXEN))
|
{
|
{
|
// Reset RX BD index
|
// Reset RX BD index
|
eth->rx.bd_index = eth->regs.tx_bd_num << 1;
|
eth->rx.bd_index = eth->regs.tx_bd_num << 1;
|
|
|
|
// Clear TAP
|
|
{
|
|
/* Poll to see if there is data to read */
|
|
struct pollfd fds[1];
|
|
int n;
|
|
int nread;
|
|
|
|
fds[0].fd = eth->rtx_fd;
|
|
fds[0].events = POLLIN;
|
|
|
|
do {
|
|
n = poll (fds, 1, 0);
|
|
if (n < 0)
|
|
{
|
|
fprintf (stderr, "Warning: Poll in while emptying TAP: %s: ignored.\n",
|
|
strerror (errno));
|
|
}
|
|
else if ((n > 0) && ((fds[0].revents & POLLIN) == POLLIN))
|
|
{
|
|
nread = read (eth->rtx_fd, eth->rx_buff, ETH_MAXPL);
|
|
|
|
if (nread < 0)
|
|
{
|
|
fprintf (stderr,
|
|
"Warning: Read failed %s: ignored\n",
|
|
strerror (errno));
|
|
}
|
|
}
|
|
} while (n > 0);
|
|
}
|
|
|
SCHED_ADD (eth_controller_rx_clock, dat, 1);
|
SCHED_ADD (eth_controller_rx_clock, dat, 1);
|
}
|
}
|
else if (!TEST_FLAG (value, ETH_MODER, RXEN))
|
else if (!TEST_FLAG (value, ETH_MODER, RXEN) &&
|
|
TEST_FLAG (eth->regs.moder, ETH_MODER, RXEN))
|
SCHED_FIND_REMOVE (eth_controller_rx_clock, dat);
|
SCHED_FIND_REMOVE (eth_controller_rx_clock, dat);
|
|
|
if (!TEST_FLAG (eth->regs.moder, ETH_MODER, TXEN) &&
|
if (!TEST_FLAG (eth->regs.moder, ETH_MODER, TXEN) &&
|
TEST_FLAG (value, ETH_MODER, TXEN))
|
TEST_FLAG (value, ETH_MODER, TXEN))
|
{
|
{
|
eth->tx.bd_index = 0;
|
eth->tx.bd_index = 0;
|
SCHED_ADD (eth_controller_tx_clock, dat, 1);
|
SCHED_ADD (eth_controller_tx_clock, dat, 1);
|
}
|
}
|
else if (!TEST_FLAG (value, ETH_MODER, TXEN))
|
else if (!TEST_FLAG (value, ETH_MODER, TXEN) &&
|
|
TEST_FLAG (eth->regs.moder, ETH_MODER, TXEN))
|
SCHED_FIND_REMOVE (eth_controller_tx_clock, dat);
|
SCHED_FIND_REMOVE (eth_controller_tx_clock, dat);
|
|
|
eth->regs.moder = value;
|
eth->regs.moder = value;
|
|
|
if (TEST_FLAG (value, ETH_MODER, RST))
|
if (TEST_FLAG (value, ETH_MODER, RST))
|
eth_reset (dat);
|
eth_reset (dat);
|
return;
|
return;
|
case ETH_INT_SOURCE:
|
case ETH_INT_SOURCE:
|
// Clear interrupt if all interrupt sources have been dealt with
|
#if ETH_DEBUG
|
|
printf("eth_write32: INT_SOURCE 0x%x\n",value);
|
|
#endif
|
eth->regs.int_source &= ~value;
|
eth->regs.int_source &= ~value;
|
if (!eth->regs.int_source)
|
|
|
// Clear IRQ line if all interrupt sources have been dealt with
|
|
if (!(eth->regs.int_source & eth->regs.int_mask) && eth->int_line_stat)
|
|
{
|
clear_interrupt (eth->mac_int);
|
clear_interrupt (eth->mac_int);
|
|
eth->int_line_stat = 0;
|
|
}
|
|
|
return;
|
return;
|
case ETH_INT_MASK:
|
case ETH_INT_MASK:
|
|
#if ETH_DEBUG
|
|
printf("eth_write32: INT_MASK 0x%x\n",value);
|
|
#endif
|
eth->regs.int_mask = value;
|
eth->regs.int_mask = value;
|
if (eth->regs.int_source & eth->regs.int_mask)
|
if ((eth->regs.int_source & eth->regs.int_mask) && !eth->int_line_stat)
|
report_interrupt (eth->mac_int);
|
report_interrupt (eth->mac_int);
|
else
|
else
|
|
if (eth->int_line_stat)
|
|
{
|
clear_interrupt (eth->mac_int);
|
clear_interrupt (eth->mac_int);
|
|
eth->int_line_stat = 0;
|
|
}
|
return;
|
return;
|
case ETH_IPGT:
|
case ETH_IPGT:
|
eth->regs.ipgt = value;
|
eth->regs.ipgt = value;
|
return;
|
return;
|
case ETH_IPGR1:
|
case ETH_IPGR1:
|
eth->regs.ipgr1 = value;
|
eth->regs.ipgr1 = value;
|
return;
|
return;
|
case ETH_IPGR2:
|
case ETH_IPGR2:
|
eth->regs.ipgr2 = value;
|
eth->regs.ipgr2 = value;
|
return;
|
return;
|
case ETH_PACKETLEN:
|
case ETH_PACKETLEN:
|
eth->regs.packetlen = value;
|
eth->regs.packetlen = value;
|
return;
|
return;
|
case ETH_COLLCONF:
|
case ETH_COLLCONF:
|
eth->regs.collconf = value;
|
eth->regs.collconf = value;
|
return;
|
return;
|
case ETH_TX_BD_NUM:
|
case ETH_TX_BD_NUM:
|
eth_write_tx_bd_num (eth, value);
|
eth_write_tx_bd_num (eth, value);
|
return;
|
return;
|
case ETH_CTRLMODER:
|
case ETH_CTRLMODER:
|
eth->regs.controlmoder = value;
|
eth->regs.controlmoder = value;
|
return;
|
return;
|
case ETH_MIIMODER:
|
case ETH_MIIMODER:
|
eth->regs.miimoder = value;
|
eth->regs.miimoder = value;
|
return;
|
return;
|
case ETH_MIICOMMAND:
|
case ETH_MIICOMMAND:
|
eth->regs.miicommand = value;
|
eth->regs.miicommand = value;
|
/* Perform MIIM transaction, if required */
|
/* Perform MIIM transaction, if required */
|
eth_miim_trans(dat);
|
eth_miim_trans(dat);
|
return;
|
return;
|
case ETH_MIIADDRESS:
|
case ETH_MIIADDRESS:
|
eth->regs.miiaddress = value;
|
eth->regs.miiaddress = value;
|
return;
|
return;
|
case ETH_MIITX_DATA:
|
case ETH_MIITX_DATA:
|
eth->regs.miitx_data = value;
|
eth->regs.miitx_data = value;
|
return;
|
return;
|
case ETH_MIIRX_DATA:
|
case ETH_MIIRX_DATA:
|
/* Register is R/O
|
/* Register is R/O
|
eth->regs.miirx_data = value;
|
eth->regs.miirx_data = value;
|
*/
|
*/
|
return;
|
return;
|
case ETH_MIISTATUS:
|
case ETH_MIISTATUS:
|
/* Register is R/O
|
/* Register is R/O
|
eth->regs.miistatus = value;
|
eth->regs.miistatus = value;
|
*/
|
*/
|
return;
|
return;
|
|
|
case ETH_MAC_ADDR0:
|
case ETH_MAC_ADDR0:
|
eth->mac_address[0] = value & 0xFF;
|
eth->mac_address[0] = value & 0xFF;
|
eth->mac_address[1] = (value >> 8) & 0xFF;
|
eth->mac_address[1] = (value >> 8) & 0xFF;
|
eth->mac_address[2] = (value >> 16) & 0xFF;
|
eth->mac_address[2] = (value >> 16) & 0xFF;
|
eth->mac_address[3] = (value >> 24) & 0xFF;
|
eth->mac_address[3] = (value >> 24) & 0xFF;
|
return;
|
return;
|
case ETH_MAC_ADDR1:
|
case ETH_MAC_ADDR1:
|
eth->mac_address[4] = value & 0xFF;
|
eth->mac_address[4] = value & 0xFF;
|
eth->mac_address[5] = (value >> 8) & 0xFF;
|
eth->mac_address[5] = (value >> 8) & 0xFF;
|
return;
|
return;
|
case ETH_HASH0:
|
case ETH_HASH0:
|
eth->regs.hash0 = value;
|
eth->regs.hash0 = value;
|
return;
|
return;
|
case ETH_HASH1:
|
case ETH_HASH1:
|
eth->regs.hash1 = value;
|
eth->regs.hash1 = value;
|
return;
|
return;
|
|
|
/*case ETH_DMA_RX_TX: eth_tx( eth, value ); return; */
|
/*case ETH_DMA_RX_TX: eth_tx( eth, value ); return; */
|
}
|
}
|
|
|
if ((addr >= ETH_BD_BASE) && (addr < ETH_BD_BASE + ETH_BD_SPACE))
|
if ((addr >= ETH_BD_BASE) && (addr < ETH_BD_BASE + ETH_BD_SPACE))
|
{
|
{
|
eth->regs.bd_ram[(addr - ETH_BD_BASE) / 4] = value;
|
eth->regs.bd_ram[(addr - ETH_BD_BASE) / 4] = value;
|
return;
|
return;
|
}
|
}
|
|
|
PRINTF ("eth_write32( 0x%" PRIxADDR " ): Illegal address\n",
|
PRINTF ("eth_write32( 0x%" PRIxADDR " ): Illegal address\n",
|
addr + eth->baseaddr);
|
addr + eth->baseaddr);
|
return;
|
return;
|
}
|
}
|
|
|
/* ========================================================================= */
|
/* ========================================================================= */
|
|
|
|
|
/*
|
/*
|
* VAPI connection to outside
|
* VAPI connection to outside
|
*/
|
*/
|
static void
|
static void
|
eth_vapi_read (unsigned long id, unsigned long data, void *dat)
|
eth_vapi_read (unsigned long id, unsigned long data, void *dat)
|
{
|
{
|
unsigned long which;
|
unsigned long which;
|
struct eth_device *eth = dat;
|
struct eth_device *eth = dat;
|
|
|
which = id - eth->base_vapi_id;
|
which = id - eth->base_vapi_id;
|
|
|
if (!eth)
|
if (!eth)
|
{
|
{
|
return;
|
return;
|
}
|
}
|
|
|
switch (which)
|
switch (which)
|
{
|
{
|
case ETH_VAPI_DATA:
|
case ETH_VAPI_DATA:
|
break;
|
break;
|
case ETH_VAPI_CTRL:
|
case ETH_VAPI_CTRL:
|
break;
|
break;
|
}
|
}
|
}
|
}
|
|
|
/* ========================================================================= */
|
/* ========================================================================= */
|
|
|
|
|
/* When TX_BD_NUM is written, also reset current RX BD index */
|
/* When TX_BD_NUM is written, also reset current RX BD index */
|
static void
|
static void
|
eth_write_tx_bd_num (struct eth_device *eth, unsigned long value)
|
eth_write_tx_bd_num (struct eth_device *eth, unsigned long value)
|
{
|
{
|
eth->regs.tx_bd_num = value & 0xFF;
|
eth->regs.tx_bd_num = value & 0xFF;
|
eth->rx.bd_index = eth->regs.tx_bd_num << 1;
|
eth->rx.bd_index = eth->regs.tx_bd_num << 1;
|
}
|
}
|
|
|
/* ========================================================================= */
|
/* ========================================================================= */
|
|
|
/*-----------------------------------------------[ Ethernet configuration ]---*/
|
/*-----------------------------------------------[ Ethernet configuration ]---*/
|
|
|
|
|
/*---------------------------------------------------------------------------*/
|
/*---------------------------------------------------------------------------*/
|
/*!Enable or disable the Ethernet interface
|
/*!Enable or disable the Ethernet interface
|
|
|
@param[in] val The value to use
|
@param[in] val The value to use
|
@param[in] dat The config data structure */
|
@param[in] dat The config data structure */
|
/*---------------------------------------------------------------------------*/
|
/*---------------------------------------------------------------------------*/
|
static void
|
static void
|
eth_enabled (union param_val val,
|
eth_enabled (union param_val val,
|
void *dat)
|
void *dat)
|
{
|
{
|
struct eth_device *eth = dat;
|
struct eth_device *eth = dat;
|
|
|
eth->enabled = val.int_val;
|
eth->enabled = val.int_val;
|
|
|
} /* eth_enabled() */
|
} /* eth_enabled() */
|
|
|
|
|
/*---------------------------------------------------------------------------*/
|
/*---------------------------------------------------------------------------*/
|
/*!Set the Ethernet interface base address
|
/*!Set the Ethernet interface base address
|
|
|
@param[in] val The value to use
|
@param[in] val The value to use
|
@param[in] dat The config data structure */
|
@param[in] dat The config data structure */
|
/*---------------------------------------------------------------------------*/
|
/*---------------------------------------------------------------------------*/
|
static void
|
static void
|
eth_baseaddr (union param_val val,
|
eth_baseaddr (union param_val val,
|
void *dat)
|
void *dat)
|
{
|
{
|
struct eth_device *eth = dat;
|
struct eth_device *eth = dat;
|
|
|
eth->baseaddr = val.addr_val;
|
eth->baseaddr = val.addr_val;
|
|
|
} /* eth_baseaddr() */
|
} /* eth_baseaddr() */
|
|
|
|
|
/*---------------------------------------------------------------------------*/
|
/*---------------------------------------------------------------------------*/
|
/*!Set the Ethernet DMA port
|
/*!Set the Ethernet DMA port
|
|
|
This is not currently supported, so a warning message is printed.
|
This is not currently supported, so a warning message is printed.
|
|
|
@param[in] val The value to use
|
@param[in] val The value to use
|
@param[in] dat The config data structure */
|
@param[in] dat The config data structure */
|
/*---------------------------------------------------------------------------*/
|
/*---------------------------------------------------------------------------*/
|
static void
|
static void
|
eth_dma (union param_val val,
|
eth_dma (union param_val val,
|
void *dat)
|
void *dat)
|
{
|
{
|
struct eth_device *eth = dat;
|
struct eth_device *eth = dat;
|
|
|
fprintf (stderr, "Warning: External Ethernet DMA not currently supported\n");
|
fprintf (stderr, "Warning: External Ethernet DMA not currently supported\n");
|
eth->dma = val.addr_val;
|
eth->dma = val.addr_val;
|
|
|
} /* eth_dma() */
|
} /* eth_dma() */
|
|
|
|
|
/*---------------------------------------------------------------------------*/
|
/*---------------------------------------------------------------------------*/
|
/*!Set the Ethernet IRQ
|
/*!Set the Ethernet IRQ
|
|
|
@param[in] val The value to use
|
@param[in] val The value to use
|
@param[in] dat The config data structure */
|
@param[in] dat The config data structure */
|
/*---------------------------------------------------------------------------*/
|
/*---------------------------------------------------------------------------*/
|
static void
|
static void
|
eth_irq (union param_val val,
|
eth_irq (union param_val val,
|
void *dat)
|
void *dat)
|
{
|
{
|
struct eth_device *eth = dat;
|
struct eth_device *eth = dat;
|
|
|
eth->mac_int = val.int_val;
|
eth->mac_int = val.int_val;
|
|
|
} /* eth_irq() */
|
} /* eth_irq() */
|
|
|
|
|
/*---------------------------------------------------------------------------*/
|
/*---------------------------------------------------------------------------*/
|
/*!Set the Ethernet interface type
|
/*!Set the Ethernet interface type
|
|
|
Currently two types are supported, file and tap.
|
Currently two types are supported, file and tap.
|
|
|
@param[in] val The value to use. Currently "file" and "tap" are supported.
|
@param[in] val The value to use. Currently "file" and "tap" are supported.
|
@param[in] dat The config data structure */
|
@param[in] dat The config data structure */
|
/*---------------------------------------------------------------------------*/
|
/*---------------------------------------------------------------------------*/
|
static void
|
static void
|
eth_rtx_type (union param_val val,
|
eth_rtx_type (union param_val val,
|
void *dat)
|
void *dat)
|
{
|
{
|
struct eth_device *eth = dat;
|
struct eth_device *eth = dat;
|
|
|
if (0 == strcasecmp ("file", val.str_val))
|
if (0 == strcasecmp ("file", val.str_val))
|
{
|
{
|
printf ("Ethernet FILE type\n");
|
printf ("Ethernet FILE type\n");
|
eth->rtx_type = ETH_RTX_FILE;
|
eth->rtx_type = ETH_RTX_FILE;
|
}
|
}
|
else if (0 == strcasecmp ("tap", val.str_val))
|
else if (0 == strcasecmp ("tap", val.str_val))
|
{
|
{
|
printf ("Ethernet TAP type\n");
|
printf ("Ethernet TAP type\n");
|
eth->rtx_type = ETH_RTX_TAP;
|
eth->rtx_type = ETH_RTX_TAP;
|
}
|
}
|
else
|
else
|
{
|
{
|
fprintf (stderr, "Warning: Unknown Ethernet type: file assumed.\n");
|
fprintf (stderr, "Warning: Unknown Ethernet type: file assumed.\n");
|
eth->rtx_type = ETH_RTX_FILE;
|
eth->rtx_type = ETH_RTX_FILE;
|
}
|
}
|
} /* eth_rtx_type() */
|
} /* eth_rtx_type() */
|
|
|
|
|
/*---------------------------------------------------------------------------*/
|
/*---------------------------------------------------------------------------*/
|
/*!Set the Ethernet DMA Rx channel
|
/*!Set the Ethernet DMA Rx channel
|
|
|
External DMA is not currently supported, so a warning message is printed.
|
External DMA is not currently supported, so a warning message is printed.
|
|
|
@param[in] val The value to use
|
@param[in] val The value to use
|
@param[in] dat The config data structure */
|
@param[in] dat The config data structure */
|
/*---------------------------------------------------------------------------*/
|
/*---------------------------------------------------------------------------*/
|
static void
|
static void
|
eth_rx_channel (union param_val val,
|
eth_rx_channel (union param_val val,
|
void *dat)
|
void *dat)
|
{
|
{
|
struct eth_device *eth = dat;
|
struct eth_device *eth = dat;
|
|
|
fprintf (stderr, "Warning: External Ethernet DMA not currently supported: "
|
fprintf (stderr, "Warning: External Ethernet DMA not currently supported: "
|
"Rx channel ignored\n");
|
"Rx channel ignored\n");
|
eth->rx_channel = val.int_val;
|
eth->rx_channel = val.int_val;
|
|
|
} /* eth_rx_channel() */
|
} /* eth_rx_channel() */
|
|
|
|
|
/*---------------------------------------------------------------------------*/
|
/*---------------------------------------------------------------------------*/
|
/*!Set the Ethernet DMA Tx channel
|
/*!Set the Ethernet DMA Tx channel
|
|
|
External DMA is not currently supported, so a warning message is printed.
|
External DMA is not currently supported, so a warning message is printed.
|
|
|
@param[in] val The value to use
|
@param[in] val The value to use
|
@param[in] dat The config data structure */
|
@param[in] dat The config data structure */
|
/*---------------------------------------------------------------------------*/
|
/*---------------------------------------------------------------------------*/
|
static void
|
static void
|
eth_tx_channel (union param_val val,
|
eth_tx_channel (union param_val val,
|
void *dat)
|
void *dat)
|
{
|
{
|
struct eth_device *eth = dat;
|
struct eth_device *eth = dat;
|
|
|
fprintf (stderr, "Warning: External Ethernet DMA not currently supported: "
|
fprintf (stderr, "Warning: External Ethernet DMA not currently supported: "
|
"Tx channel ignored\n");
|
"Tx channel ignored\n");
|
eth->tx_channel = val.int_val;
|
eth->tx_channel = val.int_val;
|
|
|
} /* eth_tx_channel() */
|
} /* eth_tx_channel() */
|
|
|
|
|
/*---------------------------------------------------------------------------*/
|
/*---------------------------------------------------------------------------*/
|
/*!Set the Ethernet DMA Rx file
|
/*!Set the Ethernet DMA Rx file
|
|
|
Free any previously allocated value.
|
Free any previously allocated value.
|
|
|
@param[in] val The value to use
|
@param[in] val The value to use
|
@param[in] dat The config data structure */
|
@param[in] dat The config data structure */
|
/*---------------------------------------------------------------------------*/
|
/*---------------------------------------------------------------------------*/
|
static void
|
static void
|
eth_rxfile (union param_val val,
|
eth_rxfile (union param_val val,
|
void *dat)
|
void *dat)
|
{
|
{
|
struct eth_device *eth = dat;
|
struct eth_device *eth = dat;
|
|
|
if (NULL != eth->rxfile)
|
if (NULL != eth->rxfile)
|
{
|
{
|
free (eth->rxfile);
|
free (eth->rxfile);
|
eth->rxfile = NULL;
|
eth->rxfile = NULL;
|
}
|
}
|
|
|
if (!(eth->rxfile = strdup (val.str_val)))
|
if (!(eth->rxfile = strdup (val.str_val)))
|
{
|
{
|
fprintf (stderr, "Peripheral Ethernet: Run out of memory\n");
|
fprintf (stderr, "Peripheral Ethernet: Run out of memory\n");
|
exit (-1);
|
exit (-1);
|
}
|
}
|
} /* eth_rxfile() */
|
} /* eth_rxfile() */
|
|
|
|
|
/*---------------------------------------------------------------------------*/
|
/*---------------------------------------------------------------------------*/
|
/*!Set the Ethernet DMA Tx file
|
/*!Set the Ethernet DMA Tx file
|
|
|
Free any previously allocated value.
|
Free any previously allocated value.
|
|
|
@param[in] val The value to use
|
@param[in] val The value to use
|
@param[in] dat The config data structure */
|
@param[in] dat The config data structure */
|
/*---------------------------------------------------------------------------*/
|
/*---------------------------------------------------------------------------*/
|
static void
|
static void
|
eth_txfile (union param_val val,
|
eth_txfile (union param_val val,
|
void *dat)
|
void *dat)
|
{
|
{
|
struct eth_device *eth = dat;
|
struct eth_device *eth = dat;
|
|
|
if (NULL != eth->txfile)
|
if (NULL != eth->txfile)
|
{
|
{
|
free (eth->txfile);
|
free (eth->txfile);
|
eth->txfile = NULL;
|
eth->txfile = NULL;
|
}
|
}
|
|
|
if (!(eth->txfile = strdup (val.str_val)))
|
if (!(eth->txfile = strdup (val.str_val)))
|
{
|
{
|
fprintf (stderr, "Peripheral Ethernet: Run out of memory\n");
|
fprintf (stderr, "Peripheral Ethernet: Run out of memory\n");
|
exit (-1);
|
exit (-1);
|
}
|
}
|
} /* eth_txfile() */
|
} /* eth_txfile() */
|
|
|
|
|
/*---------------------------------------------------------------------------*/
|
/*---------------------------------------------------------------------------*/
|
/*!Set the Ethernet TAP device.
|
/*!Set the Ethernet TAP device.
|
|
|
If we are not superuser (or do not have CAP_NET_ADMIN priviledges), then we
|
If we are not superuser (or do not have CAP_NET_ADMIN priviledges), then we
|
must work with a persistent TAP device that is already set up. This option
|
must work with a persistent TAP device that is already set up. This option
|
specifies the device to user.
|
specifies the device to user.
|
|
|
@param[in] val The value to use.
|
@param[in] val The value to use.
|
@param[in] dat The config data structure */
|
@param[in] dat The config data structure */
|
/*---------------------------------------------------------------------------*/
|
/*---------------------------------------------------------------------------*/
|
static void
|
static void
|
eth_tap_dev (union param_val val,
|
eth_tap_dev (union param_val val,
|
void *dat)
|
void *dat)
|
{
|
{
|
struct eth_device *eth = dat;
|
struct eth_device *eth = dat;
|
|
|
if (NULL != eth->tap_dev)
|
if (NULL != eth->tap_dev)
|
{
|
{
|
free (eth->tap_dev);
|
free (eth->tap_dev);
|
eth->tap_dev = NULL;
|
eth->tap_dev = NULL;
|
}
|
}
|
|
|
eth->tap_dev = strdup (val.str_val);
|
eth->tap_dev = strdup (val.str_val);
|
|
|
if (NULL == eth->tap_dev)
|
if (NULL == eth->tap_dev)
|
{
|
{
|
fprintf (stderr, "ERROR: Peripheral Ethernet: Run out of memory\n");
|
fprintf (stderr, "ERROR: Peripheral Ethernet: Run out of memory\n");
|
exit (-1);
|
exit (-1);
|
}
|
}
|
} /* eth_tap_dev() */
|
} /* eth_tap_dev() */
|
|
|
|
|
static void
|
static void
|
eth_vapi_id (union param_val val,
|
eth_vapi_id (union param_val val,
|
void *dat)
|
void *dat)
|
{
|
{
|
struct eth_device *eth = dat;
|
struct eth_device *eth = dat;
|
eth->base_vapi_id = val.int_val;
|
eth->base_vapi_id = val.int_val;
|
}
|
}
|
|
|
|
|
static void
|
static void
|
eth_phy_addr (union param_val val,
|
eth_phy_addr (union param_val val,
|
void *dat)
|
void *dat)
|
{
|
{
|
struct eth_device *eth = dat;
|
struct eth_device *eth = dat;
|
eth->phy_addr = val.int_val & ETH_MIIADDR_FIAD_MASK;
|
eth->phy_addr = val.int_val & ETH_MIIADDR_FIAD_MASK;
|
}
|
}
|
|
|
|
|
/*---------------------------------------------------------------------------*/
|
/*---------------------------------------------------------------------------*/
|
/*!Emulate MIIM transaction to ethernet PHY
|
/*!Emulate MIIM transaction to ethernet PHY
|
|
|
@param[in] dat The config data structure */
|
@param[in] dat The config data structure */
|
/*---------------------------------------------------------------------------*/
|
/*---------------------------------------------------------------------------*/
|
static void
|
static void
|
eth_miim_trans (void *dat)
|
eth_miim_trans (void *dat)
|
{
|
{
|
struct eth_device *eth = dat;
|
struct eth_device *eth = dat;
|
switch (eth->regs.miicommand)
|
switch (eth->regs.miicommand)
|
{
|
{
|
case ((1 << ETH_MIICOMM_WCDATA_OFFSET)):
|
case ((1 << ETH_MIICOMM_WCDATA_OFFSET)):
|
/* Perhaps something to emulate here later, but for now do nothing */
|
/* Perhaps something to emulate here later, but for now do nothing */
|
break;
|
break;
|
|
|
case ((1 << ETH_MIICOMM_RSTAT_OFFSET)):
|
case ((1 << ETH_MIICOMM_RSTAT_OFFSET)):
|
/*
|
/*
|
printf("or1ksim: eth_miim_trans: phy %d\n",(int)
|
printf("or1ksim: eth_miim_trans: phy %d\n",(int)
|
((eth->regs.miiaddress >> ETH_MIIADDR_FIAD_OFFSET)&
|
((eth->regs.miiaddress >> ETH_MIIADDR_FIAD_OFFSET)&
|
ETH_MIIADDR_FIAD_MASK));
|
ETH_MIIADDR_FIAD_MASK));
|
printf("or1ksim: eth_miim_trans: reg %d\n",(int)
|
printf("or1ksim: eth_miim_trans: reg %d\n",(int)
|
((eth->regs.miiaddress >> ETH_MIIADDR_RGAD_OFFSET)&
|
((eth->regs.miiaddress >> ETH_MIIADDR_RGAD_OFFSET)&
|
ETH_MIIADDR_RGAD_MASK));
|
ETH_MIIADDR_RGAD_MASK));
|
*/
|
*/
|
/*First check if it's the correct PHY to address */
|
/*First check if it's the correct PHY to address */
|
if (((eth->regs.miiaddress >> ETH_MIIADDR_FIAD_OFFSET)&
|
if (((eth->regs.miiaddress >> ETH_MIIADDR_FIAD_OFFSET)&
|
ETH_MIIADDR_FIAD_MASK) == eth->phy_addr)
|
ETH_MIIADDR_FIAD_MASK) == eth->phy_addr)
|
{
|
{
|
/* Correct PHY - now switch based on the register address in the PHY*/
|
/* Correct PHY - now switch based on the register address in the PHY*/
|
switch ((eth->regs.miiaddress >> ETH_MIIADDR_RGAD_OFFSET)&
|
switch ((eth->regs.miiaddress >> ETH_MIIADDR_RGAD_OFFSET)&
|
ETH_MIIADDR_RGAD_MASK)
|
ETH_MIIADDR_RGAD_MASK)
|
{
|
{
|
case MII_BMCR:
|
case MII_BMCR:
|
eth->regs.miirx_data = BMCR_FULLDPLX;
|
eth->regs.miirx_data = BMCR_FULLDPLX;
|
break;
|
break;
|
case MII_BMSR:
|
case MII_BMSR:
|
eth->regs.miirx_data = BMSR_LSTATUS | BMSR_ANEGCOMPLETE |
|
eth->regs.miirx_data = BMSR_LSTATUS | BMSR_ANEGCOMPLETE |
|
BMSR_10HALF | BMSR_10FULL | BMSR_100HALF | BMSR_100FULL;
|
BMSR_10HALF | BMSR_10FULL | BMSR_100HALF | BMSR_100FULL;
|
break;
|
break;
|
case MII_PHYSID1:
|
case MII_PHYSID1:
|
eth->regs.miirx_data = 0x22; /* Micrel PHYID */
|
eth->regs.miirx_data = 0x22; /* Micrel PHYID */
|
break;
|
break;
|
case MII_PHYSID2:
|
case MII_PHYSID2:
|
eth->regs.miirx_data = 0x1613; /* Micrel PHYID */
|
eth->regs.miirx_data = 0x1613; /* Micrel PHYID */
|
break;
|
break;
|
case MII_ADVERTISE:
|
case MII_ADVERTISE:
|
eth->regs.miirx_data = ADVERTISE_FULL;
|
eth->regs.miirx_data = ADVERTISE_FULL;
|
break;
|
break;
|
case MII_LPA:
|
case MII_LPA:
|
eth->regs.miirx_data = LPA_DUPLEX | LPA_100;
|
eth->regs.miirx_data = LPA_DUPLEX | LPA_100;
|
break;
|
break;
|
case MII_EXPANSION:
|
case MII_EXPANSION:
|
eth->regs.miirx_data = 0;
|
eth->regs.miirx_data = 0;
|
break;
|
break;
|
case MII_CTRL1000:
|
case MII_CTRL1000:
|
eth->regs.miirx_data = 0;
|
eth->regs.miirx_data = 0;
|
break;
|
break;
|
case MII_STAT1000:
|
case MII_STAT1000:
|
eth->regs.miirx_data = 0;
|
eth->regs.miirx_data = 0;
|
break;
|
break;
|
case MII_ESTATUS:
|
case MII_ESTATUS:
|
eth->regs.miirx_data = 0;
|
eth->regs.miirx_data = 0;
|
break;
|
break;
|
case MII_DCOUNTER:
|
case MII_DCOUNTER:
|
eth->regs.miirx_data = 0;
|
eth->regs.miirx_data = 0;
|
break;
|
break;
|
case MII_FCSCOUNTER:
|
case MII_FCSCOUNTER:
|
eth->regs.miirx_data = 0;
|
eth->regs.miirx_data = 0;
|
break;
|
break;
|
case MII_NWAYTEST:
|
case MII_NWAYTEST:
|
eth->regs.miirx_data = 0;
|
eth->regs.miirx_data = 0;
|
break;
|
break;
|
case MII_RERRCOUNTER:
|
case MII_RERRCOUNTER:
|
eth->regs.miirx_data = 0;
|
eth->regs.miirx_data = 0;
|
break;
|
break;
|
case MII_SREVISION:
|
case MII_SREVISION:
|
eth->regs.miirx_data = 0;
|
eth->regs.miirx_data = 0;
|
break;
|
break;
|
case MII_RESV1:
|
case MII_RESV1:
|
eth->regs.miirx_data = 0;
|
eth->regs.miirx_data = 0;
|
break;
|
break;
|
case MII_LBRERROR:
|
case MII_LBRERROR:
|
eth->regs.miirx_data = 0;
|
eth->regs.miirx_data = 0;
|
break;
|
break;
|
case MII_PHYADDR:
|
case MII_PHYADDR:
|
eth->regs.miirx_data = eth->phy_addr;
|
eth->regs.miirx_data = eth->phy_addr;
|
break;
|
break;
|
case MII_RESV2:
|
case MII_RESV2:
|
eth->regs.miirx_data = 0;
|
eth->regs.miirx_data = 0;
|
break;
|
break;
|
case MII_TPISTATUS:
|
case MII_TPISTATUS:
|
eth->regs.miirx_data = 0;
|
eth->regs.miirx_data = 0;
|
break;
|
break;
|
case MII_NCONFIG:
|
case MII_NCONFIG:
|
eth->regs.miirx_data = 0;
|
eth->regs.miirx_data = 0;
|
break;
|
break;
|
default:
|
default:
|
eth->regs.miirx_data = 0xffff;
|
eth->regs.miirx_data = 0xffff;
|
break;
|
break;
|
}
|
}
|
}
|
}
|
else
|
else
|
eth->regs.miirx_data = 0xffff; /* PHY doesn't exist, read all 1's */
|
eth->regs.miirx_data = 0xffff; /* PHY doesn't exist, read all 1's */
|
break;
|
break;
|
|
|
case ((1 << ETH_MIICOMM_SCANS_OFFSET)):
|
case ((1 << ETH_MIICOMM_SCANS_OFFSET)):
|
/* From MAC's datasheet:
|
/* From MAC's datasheet:
|
A host initiates the Scan Status Operation by asserting the SCANSTAT
|
A host initiates the Scan Status Operation by asserting the SCANSTAT
|
signal. The MIIM performs a continuous read operation of the PHY
|
signal. The MIIM performs a continuous read operation of the PHY
|
Status register. The PHY is selected by the FIAD[4:0] signals. The
|
Status register. The PHY is selected by the FIAD[4:0] signals. The
|
link status LinkFail signal is asserted/deasserted by the MIIM module
|
link status LinkFail signal is asserted/deasserted by the MIIM module
|
and reflects the link status bit of the PHY Status register. The
|
and reflects the link status bit of the PHY Status register. The
|
signal NVALID is used for qualifying the validity of the LinkFail
|
signal NVALID is used for qualifying the validity of the LinkFail
|
signals and the status data PRSD[15:0]. These signals are invalid
|
signals and the status data PRSD[15:0]. These signals are invalid
|
until the first scan status operation ends. During the scan status
|
until the first scan status operation ends. During the scan status
|
operation, the BUSY signal is asserted until the last read is
|
operation, the BUSY signal is asserted until the last read is
|
performed (the scan status operation is stopped).
|
performed (the scan status operation is stopped).
|
|
|
So for now - do nothing, leave link status indicator as permanently
|
So for now - do nothing, leave link status indicator as permanently
|
with link.
|
with link.
|
*/
|
*/
|
|
|
break;
|
break;
|
|
|
default:
|
default:
|
break;
|
break;
|
}
|
}
|
|
|
}
|
}
|
|
|
/*---------------------------------------------------------------------------*/
|
/*---------------------------------------------------------------------------*/
|
/*!Initialize a new Ethernet configuration
|
/*!Initialize a new Ethernet configuration
|
|
|
ALL parameters are set explicitly to default values. */
|
ALL parameters are set explicitly to default values. */
|
/*---------------------------------------------------------------------------*/
|
/*---------------------------------------------------------------------------*/
|
static void *
|
static void *
|
eth_sec_start (void)
|
eth_sec_start (void)
|
{
|
{
|
struct eth_device *new = malloc (sizeof (struct eth_device));
|
struct eth_device *new = malloc (sizeof (struct eth_device));
|
|
|
if (!new)
|
if (!new)
|
{
|
{
|
fprintf (stderr, "Peripheral Eth: Run out of memory\n");
|
fprintf (stderr, "Peripheral Eth: Run out of memory\n");
|
exit (-1);
|
exit (-1);
|
}
|
}
|
|
|
memset (new, 0, sizeof (struct eth_device));
|
memset (new, 0, sizeof (struct eth_device));
|
|
|
new->enabled = 1;
|
new->enabled = 1;
|
new->baseaddr = 0;
|
new->baseaddr = 0;
|
new->dma = 0;
|
new->dma = 0;
|
new->mac_int = 0;
|
new->mac_int = 0;
|
|
new->int_line_stat= 0;
|
new->rtx_type = ETH_RTX_FILE;
|
new->rtx_type = ETH_RTX_FILE;
|
new->rx_channel = 0;
|
new->rx_channel = 0;
|
new->tx_channel = 0;
|
new->tx_channel = 0;
|
new->rtx_fd = 0;
|
new->rtx_fd = 0;
|
new->rxfile = strdup ("eth_rx");
|
new->rxfile = strdup ("eth_rx");
|
new->txfile = strdup ("eth_tx");
|
new->txfile = strdup ("eth_tx");
|
new->tap_dev = strdup ("");
|
new->tap_dev = strdup ("");
|
new->base_vapi_id = 0;
|
new->base_vapi_id = 0;
|
new->phy_addr = 0;
|
new->phy_addr = 0;
|
|
|
return new;
|
return new;
|
}
|
}
|
|
|
static void
|
static void
|
eth_sec_end (void *dat)
|
eth_sec_end (void *dat)
|
{
|
{
|
struct eth_device *eth = dat;
|
struct eth_device *eth = dat;
|
struct mem_ops ops;
|
struct mem_ops ops;
|
|
|
if (!eth->enabled)
|
if (!eth->enabled)
|
{
|
{
|
free (eth->rxfile);
|
free (eth->rxfile);
|
free (eth->txfile);
|
free (eth->txfile);
|
free (eth->tap_dev);
|
free (eth->tap_dev);
|
free (eth);
|
free (eth);
|
return;
|
return;
|
}
|
}
|
|
|
memset (&ops, 0, sizeof (struct mem_ops));
|
memset (&ops, 0, sizeof (struct mem_ops));
|
|
|
ops.readfunc32 = eth_read32;
|
ops.readfunc32 = eth_read32;
|
ops.writefunc32 = eth_write32;
|
ops.writefunc32 = eth_write32;
|
ops.read_dat32 = dat;
|
ops.read_dat32 = dat;
|
ops.write_dat32 = dat;
|
ops.write_dat32 = dat;
|
|
|
/* FIXME: Correct delay? */
|
/* FIXME: Correct delay? */
|
ops.delayr = 2;
|
ops.delayr = 2;
|
ops.delayw = 2;
|
ops.delayw = 2;
|
reg_mem_area (eth->baseaddr, ETH_ADDR_SPACE, 0, &ops);
|
reg_mem_area (eth->baseaddr, ETH_ADDR_SPACE, 0, &ops);
|
reg_sim_stat (eth_status, dat);
|
reg_sim_stat (eth_status, dat);
|
reg_sim_reset (eth_reset, dat);
|
reg_sim_reset (eth_reset, dat);
|
}
|
}
|
|
|
|
|
/*---------------------------------------------------------------------------*/
|
/*---------------------------------------------------------------------------*/
|
/*!Register a new Ethernet configuration */
|
/*!Register a new Ethernet configuration */
|
/*---------------------------------------------------------------------------*/
|
/*---------------------------------------------------------------------------*/
|
void
|
void
|
reg_ethernet_sec ()
|
reg_ethernet_sec ()
|
{
|
{
|
struct config_section *sec =
|
struct config_section *sec =
|
reg_config_sec ("ethernet", eth_sec_start, eth_sec_end);
|
reg_config_sec ("ethernet", eth_sec_start, eth_sec_end);
|
|
|
reg_config_param (sec, "enabled", PARAMT_INT, eth_enabled);
|
reg_config_param (sec, "enabled", PARAMT_INT, eth_enabled);
|
reg_config_param (sec, "baseaddr", PARAMT_ADDR, eth_baseaddr);
|
reg_config_param (sec, "baseaddr", PARAMT_ADDR, eth_baseaddr);
|
reg_config_param (sec, "dma", PARAMT_INT, eth_dma);
|
reg_config_param (sec, "dma", PARAMT_INT, eth_dma);
|
reg_config_param (sec, "irq", PARAMT_INT, eth_irq);
|
reg_config_param (sec, "irq", PARAMT_INT, eth_irq);
|
reg_config_param (sec, "rtx_type", PARAMT_STR, eth_rtx_type);
|
reg_config_param (sec, "rtx_type", PARAMT_STR, eth_rtx_type);
|
reg_config_param (sec, "rx_channel", PARAMT_INT, eth_rx_channel);
|
reg_config_param (sec, "rx_channel", PARAMT_INT, eth_rx_channel);
|
reg_config_param (sec, "tx_channel", PARAMT_INT, eth_tx_channel);
|
reg_config_param (sec, "tx_channel", PARAMT_INT, eth_tx_channel);
|
reg_config_param (sec, "rxfile", PARAMT_STR, eth_rxfile);
|
reg_config_param (sec, "rxfile", PARAMT_STR, eth_rxfile);
|
reg_config_param (sec, "txfile", PARAMT_STR, eth_txfile);
|
reg_config_param (sec, "txfile", PARAMT_STR, eth_txfile);
|
reg_config_param (sec, "tap_dev", PARAMT_STR, eth_tap_dev);
|
reg_config_param (sec, "tap_dev", PARAMT_STR, eth_tap_dev);
|
reg_config_param (sec, "vapi_id", PARAMT_INT, eth_vapi_id);
|
reg_config_param (sec, "vapi_id", PARAMT_INT, eth_vapi_id);
|
reg_config_param (sec, "phy_addr", PARAMT_INT, eth_phy_addr);
|
reg_config_param (sec, "phy_addr", PARAMT_INT, eth_phy_addr);
|
|
|
} /* reg_ethernet_sec() */
|
} /* reg_ethernet_sec() */
|
|
|
|
|