OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [rtos/] [freertos-6.1.1/] [Demo/] [OpenRISC_SIM_GCC/] [arch/] [reset.S] - Diff between revs 621 and 675

Go to most recent revision | Only display areas with differences | Details | Blame | View Log

Rev 621 Rev 675
/* Support file for c based tests */
/* Support file for c based tests */
#include "spr_defs.h"
#include "spr_defs.h"
#include "board.h"
#include "board.h"
#include "mc.h"
#include "mc.h"
        .global         _stack_top
        .global         _stack_top
        .section        .vectors, "ax"
        .section        .vectors, "ax"
        .org    0x100
        .org    0x100
_reset_vector:
_reset_vector:
        l.nop
        l.nop
        l.nop
        l.nop
        l.addi  r2,r0,0x0
        l.addi  r2,r0,0x0
        l.addi  r3,r0,0x0
        l.addi  r3,r0,0x0
        l.addi  r4,r0,0x0
        l.addi  r4,r0,0x0
        l.addi  r5,r0,0x0
        l.addi  r5,r0,0x0
        l.addi  r6,r0,0x0
        l.addi  r6,r0,0x0
        l.addi  r7,r0,0x0
        l.addi  r7,r0,0x0
        l.addi  r8,r0,0x0
        l.addi  r8,r0,0x0
        l.addi  r9,r0,0x0
        l.addi  r9,r0,0x0
        l.addi  r10,r0,0x0
        l.addi  r10,r0,0x0
        l.addi  r11,r0,0x0
        l.addi  r11,r0,0x0
        l.addi  r12,r0,0x0
        l.addi  r12,r0,0x0
        l.addi  r13,r0,0x0
        l.addi  r13,r0,0x0
        l.addi  r14,r0,0x0
        l.addi  r14,r0,0x0
        l.addi  r15,r0,0x0
        l.addi  r15,r0,0x0
        l.addi  r16,r0,0x0
        l.addi  r16,r0,0x0
        l.addi  r17,r0,0x0
        l.addi  r17,r0,0x0
        l.addi  r18,r0,0x0
        l.addi  r18,r0,0x0
        l.addi  r19,r0,0x0
        l.addi  r19,r0,0x0
        l.addi  r20,r0,0x0
        l.addi  r20,r0,0x0
        l.addi  r21,r0,0x0
        l.addi  r21,r0,0x0
        l.addi  r22,r0,0x0
        l.addi  r22,r0,0x0
        l.addi  r23,r0,0x0
        l.addi  r23,r0,0x0
        l.addi  r24,r0,0x0
        l.addi  r24,r0,0x0
        l.addi  r25,r0,0x0
        l.addi  r25,r0,0x0
        l.addi  r26,r0,0x0
        l.addi  r26,r0,0x0
        l.addi  r27,r0,0x0
        l.addi  r27,r0,0x0
        l.addi  r28,r0,0x0
        l.addi  r28,r0,0x0
        l.addi  r29,r0,0x0
        l.addi  r29,r0,0x0
        l.addi  r30,r0,0x0
        l.addi  r30,r0,0x0
        l.addi  r31,r0,0x0
        l.addi  r31,r0,0x0
        l.movhi r3,hi(_start)
        l.movhi r3,hi(_start)
        l.ori   r3,r3,lo(_start)
        l.ori   r3,r3,lo(_start)
        l.jr    r3
        l.jr    r3
        l.nop
        l.nop
.org 0x200
.org 0x200
_except_200:
_except_200:
        l.nop
        l.nop
        l.sw    -4(r1), r3
        l.sw    -4(r1), r3
        l.addi  r3, r0, 0x200
        l.addi  r3, r0, 0x200
        l.sw    -132(r1), r3
        l.sw    -260(r1), r3
        l.lwz   r3, -4(r1)
        l.lwz   r3, -4(r1)
        l.j             vPortMiscIntHandler
        l.j             vPortMiscIntHandler
        l.nop
        l.nop
.org 0x300
.org 0x300
_except_300:
_except_300:
        l.nop
        l.nop
        l.sw    -4(r1), r3
        l.sw    -4(r1), r3
        l.addi  r3, r0, 0x300
        l.addi  r3, r0, 0x300
        l.sw    -132(r1), r3
        l.sw    -260(r1), r3
        l.lwz   r3, -4(r1)
        l.lwz   r3, -4(r1)
        l.j             vPortMiscIntHandler
        l.j             vPortMiscIntHandler
        l.nop
        l.nop
.org 0x400
.org 0x400
_except_400:
_except_400:
        l.nop
        l.nop
        l.sw    -4(r1), r3
        l.sw    -4(r1), r3
        l.addi  r3, r0, 0x400
        l.addi  r3, r0, 0x400
        l.sw    -132(r1), r3
        l.sw    -260(r1), r3
        l.lwz   r3, -4(r1)
        l.lwz   r3, -4(r1)
        l.j             vPortMiscIntHandler
        l.j             vPortMiscIntHandler
        l.nop
        l.nop
.org 0x500
.org 0x500
_except_500:
_except_500:
        l.nop
        l.nop
        l.j     vPortTickHandler
        l.j     vPortTickHandler
        l.nop
        l.nop
.org 0x600
.org 0x600
_except_600:
_except_600:
        l.nop
        l.nop
        l.sw    -4(r1), r3
        l.sw    -4(r1), r3
        l.addi  r3, r0, 0x600
        l.addi  r3, r0, 0x600
        l.sw    -132(r1), r3
        l.sw    -260(r1), r3
        l.lwz   r3, -4(r1)
        l.lwz   r3, -4(r1)
        l.j             vPortMiscIntHandler
        l.j             vPortMiscIntHandler
        l.nop
        l.nop
.org 0x700
.org 0x700
_except_700:
_except_700:
        l.nop
        l.nop
        l.sw    -4(r1), r3
        l.sw    -4(r1), r3
        l.addi  r3, r0, 0x700
        l.addi  r3, r0, 0x700
        l.sw    -132(r1), r3
        l.sw    -260(r1), r3
        l.lwz   r3, -4(r1)
        l.lwz   r3, -4(r1)
        l.j             vPortMiscIntHandler
        l.j             vPortMiscIntHandler
        l.nop
        l.nop
.org 0x800
.org 0x800
_except_800:
_except_800:
        l.nop
        l.nop
    l.j vPortExtIntHandler
    l.j vPortExtIntHandler
    l.nop
    l.nop
.org 0x900
.org 0x900
_except_900:
_except_900:
        l.nop
        l.nop
        l.sw    -4(r1), r3
        l.sw    -4(r1), r3
        l.addi  r3, r0, 0x900
        l.addi  r3, r0, 0x900
        l.sw    -132(r1), r3
        l.sw    -260(r1), r3
        l.lwz   r3, -4(r1)
        l.lwz   r3, -4(r1)
        l.j             vPortMiscIntHandler
        l.j             vPortMiscIntHandler
        l.nop
        l.nop
.org 0xa00
.org 0xa00
_except_a00:
_except_a00:
        l.nop
        l.nop
        l.sw    -4(r1), r3
        l.sw    -4(r1), r3
        l.addi  r3, r0, 0xa00
        l.addi  r3, r0, 0xa00
        l.sw    -132(r1), r3
        l.sw    -260(r1), r3
        l.lwz   r3, -4(r1)
        l.lwz   r3, -4(r1)
        l.j             vPortMiscIntHandler
        l.j             vPortMiscIntHandler
        l.nop
        l.nop
.org 0xb00
.org 0xb00
_except_b00:
_except_b00:
        l.nop
        l.nop
        l.sw    -4(r1), r3
        l.sw    -4(r1), r3
        l.addi  r3, r0, 0xb00
        l.addi  r3, r0, 0xb00
        l.sw    -132(r1), r3
        l.sw    -260(r1), r3
        l.lwz   r3, -4(r1)
        l.lwz   r3, -4(r1)
        l.j             vPortMiscIntHandler
        l.j             vPortMiscIntHandler
        l.nop
        l.nop
.org 0xc00
.org 0xc00
_except_c00:
_except_c00:
        .global         vPortSystemCall
        .global         vPortSystemCall
        l.nop
        l.nop
        l.j vPortSystemCall
        l.j vPortSystemCall
        l.nop
        l.nop
.org 0xd00
.org 0xd00
_except_d00:
_except_d00:
        l.nop
        l.nop
        l.sw    -4(r1), r3
        l.sw    -4(r1), r3
        l.addi  r3, r0, 0xd00
        l.addi  r3, r0, 0xd00
        l.sw    -132(r1), r3
        l.sw    -260(r1), r3
        l.lwz   r3, -4(r1)
        l.lwz   r3, -4(r1)
        l.j             vPortMiscIntHandler
        l.j             vPortMiscIntHandler
        l.nop
        l.nop
.org 0xe00
.org 0xe00
_except_e00:
_except_e00:
        l.nop
        l.nop
        l.sw    -4(r1), r3
        l.sw    -4(r1), r3
        l.addi  r3, r0, 0xe00
        l.addi  r3, r0, 0xe00
        l.sw    -132(r1), r3
        l.sw    -260(r1), r3
        l.lwz   r3, -4(r1)
        l.lwz   r3, -4(r1)
        l.j             vPortMiscIntHandler
        l.j             vPortMiscIntHandler
        l.nop
        l.nop
.org 0xf00
.org 0xf00
_except_f00:
_except_f00:
        l.nop
        l.nop
        l.sw    -4(r1), r3
        l.sw    -4(r1), r3
        l.addi  r3, r0, 0xf00
        l.addi  r3, r0, 0xf00
        l.sw    -132(r1), r3
        l.sw    -260(r1), r3
        l.lwz   r3, -4(r1)
        l.lwz   r3, -4(r1)
        l.j             vPortMiscIntHandler
        l.j             vPortMiscIntHandler
        l.nop
        l.nop
        .section .text
        .section .text
_start:
_start:
.if IC | DC
.if IC | DC
        /* Flush IC and/or DC */
        /* Flush IC and/or DC */
        l.addi  r10,r0,0
        l.addi  r10,r0,0
        l.addi  r11,r0,0
        l.addi  r11,r0,0
        l.addi  r12,r0,0
        l.addi  r12,r0,0
.if IC
.if IC
        l.addi  r11,r0,IC_SIZE
        l.addi  r11,r0,IC_SIZE
.endif
.endif
.if DC
.if DC
        l.addi  r12,r0,DC_SIZE
        l.addi  r12,r0,DC_SIZE
.endif
.endif
        l.sfleu r12,r11
        l.sfleu r12,r11
        l.bf    loop
        l.bf    loop
        l.nop
        l.nop
        l.add   r11,r0,r12
        l.add   r11,r0,r12
loop:
loop:
.if IC
.if IC
        l.mtspr r0,r10,SPR_ICBIR
        l.mtspr r0,r10,SPR_ICBIR
.endif
.endif
.if DC
.if DC
        l.mtspr r0,r10,SPR_DCBIR
        l.mtspr r0,r10,SPR_DCBIR
.endif
.endif
        l.sfne  r10,r11
        l.sfne  r10,r11
        l.bf    loop
        l.bf    loop
        l.addi  r10,r10,16
        l.addi  r10,r10,16
        /* Enable IC and/or DC */
        /* Enable IC and/or DC */
        l.addi  r10,r0,(SPR_SR_SM)
        l.addi  r10,r0,(SPR_SR_SM)
.if IC
.if IC
        l.ori   r10,r10,(SPR_SR_ICE)
        l.ori   r10,r10,(SPR_SR_ICE)
.endif
.endif
.if DC
.if DC
        l.ori   r10,r10,(SPR_SR_DCE)
        l.ori   r10,r10,(SPR_SR_DCE)
.endif
.endif
        l.mtspr r0,r10,SPR_SR
        l.mtspr r0,r10,SPR_SR
        l.nop
        l.nop
        l.nop
        l.nop
        l.nop
        l.nop
        l.nop
        l.nop
        l.nop
        l.nop
.endif
.endif
        /* Set stack pointer */
        /* Set stack pointer */
        l.movhi r1, hi(_stack_top)
        l.movhi r1, hi(_stack_top)
        l.ori   r1, r1, lo(_stack_top)
        l.ori   r1, r1, lo(_stack_top)
        /* clear BSS */
        /* clear BSS */
        l.movhi r2, hi(_bss_beg)
        l.movhi r2, hi(_bss_beg)
        l.ori   r2, r2, lo(_bss_beg)
        l.ori   r2, r2, lo(_bss_beg)
        l.movhi r3, hi(_bss_end)
        l.movhi r3, hi(_bss_end)
        l.ori   r3, r2, lo(_bss_end)
        l.ori   r3, r2, lo(_bss_end)
1:
1:
        l.sfeq  r2, r3
        l.sfeq  r2, r3
        l.bf    __main
        l.bf    __main
        l.nop
        l.nop
        l.sw    0x0(r2), r0
        l.sw    0x0(r2), r0
        l.addi  r2, r2, 0x4
        l.addi  r2, r2, 0x4
        l.j             1b
        l.j             1b
        l.nop
        l.nop
        /* Jump to main */
        /* Jump to main */
__main:
__main:
        l.movhi r2, hi(_main)
        l.movhi r2, hi(_main)
        l.ori   r2, r2, lo(_main)
        l.ori   r2, r2, lo(_main)
        l.jr    r2
        l.jr    r2
        l.nop
        l.nop
 
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.