OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [final_interface/] [gdb-5.0/] [opcodes/] [mips-dis.c] - Diff between revs 114 and 1765

Only display areas with differences | Details | Blame | View Log

Rev 114 Rev 1765
/* Print mips instructions for GDB, the GNU debugger, or for objdump.
/* Print mips instructions for GDB, the GNU debugger, or for objdump.
   Copyright (c) 1989, 91-97, 1998 Free Software Foundation, Inc.
   Copyright (c) 1989, 91-97, 1998 Free Software Foundation, Inc.
   Contributed by Nobuyuki Hikichi(hikichi@sra.co.jp).
   Contributed by Nobuyuki Hikichi(hikichi@sra.co.jp).
 
 
This file is part of GDB, GAS, and the GNU binutils.
This file is part of GDB, GAS, and the GNU binutils.
 
 
This program is free software; you can redistribute it and/or modify
This program is free software; you can redistribute it and/or modify
it under the terms of the GNU General Public License as published by
it under the terms of the GNU General Public License as published by
the Free Software Foundation; either version 2 of the License, or
the Free Software Foundation; either version 2 of the License, or
(at your option) any later version.
(at your option) any later version.
 
 
This program is distributed in the hope that it will be useful,
This program is distributed in the hope that it will be useful,
but WITHOUT ANY WARRANTY; without even the implied warranty of
but WITHOUT ANY WARRANTY; without even the implied warranty of
MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
GNU General Public License for more details.
GNU General Public License for more details.
 
 
You should have received a copy of the GNU General Public License
You should have received a copy of the GNU General Public License
along with this program; if not, write to the Free Software
along with this program; if not, write to the Free Software
Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.  */
Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.  */
 
 
#include <ansidecl.h>
#include <ansidecl.h>
#include "sysdep.h"
#include "sysdep.h"
#include "dis-asm.h"
#include "dis-asm.h"
#include "opcode/mips.h"
#include "opcode/mips.h"
#include "opintl.h"
#include "opintl.h"
 
 
/* FIXME: These are needed to figure out if the code is mips16 or
/* FIXME: These are needed to figure out if the code is mips16 or
   not. The low bit of the address is often a good indicator.  No
   not. The low bit of the address is often a good indicator.  No
   symbol table is available when this code runs out in an embedded
   symbol table is available when this code runs out in an embedded
   system as when it is used for disassembler support in a monitor. */
   system as when it is used for disassembler support in a monitor. */
 
 
#if !defined(EMBEDDED_ENV)
#if !defined(EMBEDDED_ENV)
#define SYMTAB_AVAILABLE 1
#define SYMTAB_AVAILABLE 1
#include "elf-bfd.h"
#include "elf-bfd.h"
#include "elf/mips.h"
#include "elf/mips.h"
#endif
#endif
 
 
static int print_insn_mips16 PARAMS ((bfd_vma, struct disassemble_info *));
static int print_insn_mips16 PARAMS ((bfd_vma, struct disassemble_info *));
static void print_mips16_insn_arg
static void print_mips16_insn_arg
  PARAMS ((int, const struct mips_opcode *, int, boolean, int, bfd_vma,
  PARAMS ((int, const struct mips_opcode *, int, boolean, int, bfd_vma,
           struct disassemble_info *));
           struct disassemble_info *));
 
 
/* Mips instructions are never longer than this many bytes.  */
/* Mips instructions are never longer than this many bytes.  */
#define MAXLEN 4
#define MAXLEN 4
 
 
static void print_insn_arg PARAMS ((const char *, unsigned long, bfd_vma,
static void print_insn_arg PARAMS ((const char *, unsigned long, bfd_vma,
                                    struct disassemble_info *));
                                    struct disassemble_info *));
static int _print_insn_mips PARAMS ((bfd_vma, unsigned long int,
static int _print_insn_mips PARAMS ((bfd_vma, unsigned long int,
                                     struct disassemble_info *));
                                     struct disassemble_info *));
 
 


/* FIXME: This should be shared with gdb somehow.  */
/* FIXME: This should be shared with gdb somehow.  */
#define REGISTER_NAMES  \
#define REGISTER_NAMES  \
    {   "zero", "at",   "v0",   "v1",   "a0",   "a1",   "a2",   "a3", \
    {   "zero", "at",   "v0",   "v1",   "a0",   "a1",   "a2",   "a3", \
        "t0",   "t1",   "t2",   "t3",   "t4",   "t5",   "t6",   "t7", \
        "t0",   "t1",   "t2",   "t3",   "t4",   "t5",   "t6",   "t7", \
        "s0",   "s1",   "s2",   "s3",   "s4",   "s5",   "s6",   "s7", \
        "s0",   "s1",   "s2",   "s3",   "s4",   "s5",   "s6",   "s7", \
        "t8",   "t9",   "k0",   "k1",   "gp",   "sp",   "s8",   "ra", \
        "t8",   "t9",   "k0",   "k1",   "gp",   "sp",   "s8",   "ra", \
        "sr",   "lo",   "hi",   "bad",  "cause","pc",    \
        "sr",   "lo",   "hi",   "bad",  "cause","pc",    \
        "f0",   "f1",   "f2",   "f3",   "f4",   "f5",   "f6",   "f7", \
        "f0",   "f1",   "f2",   "f3",   "f4",   "f5",   "f6",   "f7", \
        "f8",   "f9",   "f10",  "f11",  "f12",  "f13",  "f14",  "f15", \
        "f8",   "f9",   "f10",  "f11",  "f12",  "f13",  "f14",  "f15", \
        "f16",  "f17",  "f18",  "f19",  "f20",  "f21",  "f22",  "f23",\
        "f16",  "f17",  "f18",  "f19",  "f20",  "f21",  "f22",  "f23",\
        "f24",  "f25",  "f26",  "f27",  "f28",  "f29",  "f30",  "f31",\
        "f24",  "f25",  "f26",  "f27",  "f28",  "f29",  "f30",  "f31",\
        "fsr",  "fir",  "fp",   "inx",  "rand", "tlblo","ctxt", "tlbhi",\
        "fsr",  "fir",  "fp",   "inx",  "rand", "tlblo","ctxt", "tlbhi",\
        "epc",  "prid"\
        "epc",  "prid"\
    }
    }
 
 
static CONST char * CONST reg_names[] = REGISTER_NAMES;
static CONST char * CONST reg_names[] = REGISTER_NAMES;
 
 
/* The mips16 register names.  */
/* The mips16 register names.  */
static const char * const mips16_reg_names[] =
static const char * const mips16_reg_names[] =
{
{
  "s0", "s1", "v0", "v1", "a0", "a1", "a2", "a3"
  "s0", "s1", "v0", "v1", "a0", "a1", "a2", "a3"
};
};


/* subroutine */
/* subroutine */
static void
static void
print_insn_arg (d, l, pc, info)
print_insn_arg (d, l, pc, info)
     const char *d;
     const char *d;
     register unsigned long int l;
     register unsigned long int l;
     bfd_vma pc;
     bfd_vma pc;
     struct disassemble_info *info;
     struct disassemble_info *info;
{
{
  int delta;
  int delta;
 
 
  switch (*d)
  switch (*d)
    {
    {
    case ',':
    case ',':
    case '(':
    case '(':
    case ')':
    case ')':
      (*info->fprintf_func) (info->stream, "%c", *d);
      (*info->fprintf_func) (info->stream, "%c", *d);
      break;
      break;
 
 
    case 's':
    case 's':
    case 'b':
    case 'b':
    case 'r':
    case 'r':
    case 'v':
    case 'v':
      (*info->fprintf_func) (info->stream, "$%s",
      (*info->fprintf_func) (info->stream, "$%s",
                             reg_names[(l >> OP_SH_RS) & OP_MASK_RS]);
                             reg_names[(l >> OP_SH_RS) & OP_MASK_RS]);
      break;
      break;
 
 
    case 't':
    case 't':
    case 'w':
    case 'w':
      (*info->fprintf_func) (info->stream, "$%s",
      (*info->fprintf_func) (info->stream, "$%s",
                             reg_names[(l >> OP_SH_RT) & OP_MASK_RT]);
                             reg_names[(l >> OP_SH_RT) & OP_MASK_RT]);
      break;
      break;
 
 
    case 'i':
    case 'i':
    case 'u':
    case 'u':
      (*info->fprintf_func) (info->stream, "0x%x",
      (*info->fprintf_func) (info->stream, "0x%x",
                        (l >> OP_SH_IMMEDIATE) & OP_MASK_IMMEDIATE);
                        (l >> OP_SH_IMMEDIATE) & OP_MASK_IMMEDIATE);
      break;
      break;
 
 
    case 'j': /* same as i, but sign-extended */
    case 'j': /* same as i, but sign-extended */
    case 'o':
    case 'o':
      delta = (l >> OP_SH_DELTA) & OP_MASK_DELTA;
      delta = (l >> OP_SH_DELTA) & OP_MASK_DELTA;
      if (delta & 0x8000)
      if (delta & 0x8000)
        delta |= ~0xffff;
        delta |= ~0xffff;
      (*info->fprintf_func) (info->stream, "%d",
      (*info->fprintf_func) (info->stream, "%d",
                             delta);
                             delta);
      break;
      break;
 
 
    case 'h':
    case 'h':
      (*info->fprintf_func) (info->stream, "0x%x",
      (*info->fprintf_func) (info->stream, "0x%x",
                             (unsigned int) ((l >> OP_SH_PREFX)
                             (unsigned int) ((l >> OP_SH_PREFX)
                                             & OP_MASK_PREFX));
                                             & OP_MASK_PREFX));
      break;
      break;
 
 
    case 'k':
    case 'k':
      (*info->fprintf_func) (info->stream, "0x%x",
      (*info->fprintf_func) (info->stream, "0x%x",
                             (unsigned int) ((l >> OP_SH_CACHE)
                             (unsigned int) ((l >> OP_SH_CACHE)
                                             & OP_MASK_CACHE));
                                             & OP_MASK_CACHE));
      break;
      break;
 
 
    case 'a':
    case 'a':
      (*info->print_address_func)
      (*info->print_address_func)
        (((pc & 0xF0000000) | (((l >> OP_SH_TARGET) & OP_MASK_TARGET) << 2)),
        (((pc & 0xF0000000) | (((l >> OP_SH_TARGET) & OP_MASK_TARGET) << 2)),
         info);
         info);
      break;
      break;
 
 
    case 'p':
    case 'p':
      /* sign extend the displacement */
      /* sign extend the displacement */
      delta = (l >> OP_SH_DELTA) & OP_MASK_DELTA;
      delta = (l >> OP_SH_DELTA) & OP_MASK_DELTA;
      if (delta & 0x8000)
      if (delta & 0x8000)
        delta |= ~0xffff;
        delta |= ~0xffff;
      (*info->print_address_func)
      (*info->print_address_func)
        ((delta << 2) + pc + 4,
        ((delta << 2) + pc + 4,
         info);
         info);
      break;
      break;
 
 
    case 'd':
    case 'd':
      (*info->fprintf_func) (info->stream, "$%s",
      (*info->fprintf_func) (info->stream, "$%s",
                             reg_names[(l >> OP_SH_RD) & OP_MASK_RD]);
                             reg_names[(l >> OP_SH_RD) & OP_MASK_RD]);
      break;
      break;
 
 
    case 'z':
    case 'z':
      (*info->fprintf_func) (info->stream, "$%s", reg_names[0]);
      (*info->fprintf_func) (info->stream, "$%s", reg_names[0]);
      break;
      break;
 
 
    case '<':
    case '<':
      (*info->fprintf_func) (info->stream, "0x%x",
      (*info->fprintf_func) (info->stream, "0x%x",
                             (l >> OP_SH_SHAMT) & OP_MASK_SHAMT);
                             (l >> OP_SH_SHAMT) & OP_MASK_SHAMT);
      break;
      break;
 
 
    case 'c':
    case 'c':
      (*info->fprintf_func) (info->stream, "0x%x",
      (*info->fprintf_func) (info->stream, "0x%x",
                             (l >> OP_SH_CODE) & OP_MASK_CODE);
                             (l >> OP_SH_CODE) & OP_MASK_CODE);
      break;
      break;
 
 
 
 
    case 'q':
    case 'q':
      (*info->fprintf_func) (info->stream, "0x%x",
      (*info->fprintf_func) (info->stream, "0x%x",
                             (l >> OP_SH_CODE2) & OP_MASK_CODE2);
                             (l >> OP_SH_CODE2) & OP_MASK_CODE2);
      break;
      break;
 
 
    case 'C':
    case 'C':
      (*info->fprintf_func) (info->stream, "0x%x",
      (*info->fprintf_func) (info->stream, "0x%x",
                             (l >> OP_SH_COPZ) & OP_MASK_COPZ);
                             (l >> OP_SH_COPZ) & OP_MASK_COPZ);
      break;
      break;
 
 
    case 'B':
    case 'B':
      (*info->fprintf_func) (info->stream, "0x%x",
      (*info->fprintf_func) (info->stream, "0x%x",
                             (l >> OP_SH_SYSCALL) & OP_MASK_SYSCALL);
                             (l >> OP_SH_SYSCALL) & OP_MASK_SYSCALL);
      break;
      break;
 
 
    case 'S':
    case 'S':
    case 'V':
    case 'V':
      (*info->fprintf_func) (info->stream, "$f%d",
      (*info->fprintf_func) (info->stream, "$f%d",
                             (l >> OP_SH_FS) & OP_MASK_FS);
                             (l >> OP_SH_FS) & OP_MASK_FS);
      break;
      break;
 
 
 
 
    case 'T':
    case 'T':
    case 'W':
    case 'W':
      (*info->fprintf_func) (info->stream, "$f%d",
      (*info->fprintf_func) (info->stream, "$f%d",
                             (l >> OP_SH_FT) & OP_MASK_FT);
                             (l >> OP_SH_FT) & OP_MASK_FT);
      break;
      break;
 
 
    case 'D':
    case 'D':
      (*info->fprintf_func) (info->stream, "$f%d",
      (*info->fprintf_func) (info->stream, "$f%d",
                             (l >> OP_SH_FD) & OP_MASK_FD);
                             (l >> OP_SH_FD) & OP_MASK_FD);
      break;
      break;
 
 
    case 'R':
    case 'R':
      (*info->fprintf_func) (info->stream, "$f%d",
      (*info->fprintf_func) (info->stream, "$f%d",
                             (l >> OP_SH_FR) & OP_MASK_FR);
                             (l >> OP_SH_FR) & OP_MASK_FR);
      break;
      break;
 
 
    case 'E':
    case 'E':
      (*info->fprintf_func) (info->stream, "$%d",
      (*info->fprintf_func) (info->stream, "$%d",
                             (l >> OP_SH_RT) & OP_MASK_RT);
                             (l >> OP_SH_RT) & OP_MASK_RT);
      break;
      break;
 
 
    case 'G':
    case 'G':
      (*info->fprintf_func) (info->stream, "$%d",
      (*info->fprintf_func) (info->stream, "$%d",
                             (l >> OP_SH_RD) & OP_MASK_RD);
                             (l >> OP_SH_RD) & OP_MASK_RD);
      break;
      break;
 
 
    case 'N':
    case 'N':
      (*info->fprintf_func) (info->stream, "$fcc%d",
      (*info->fprintf_func) (info->stream, "$fcc%d",
                             (l >> OP_SH_BCC) & OP_MASK_BCC);
                             (l >> OP_SH_BCC) & OP_MASK_BCC);
      break;
      break;
 
 
    case 'M':
    case 'M':
      (*info->fprintf_func) (info->stream, "$fcc%d",
      (*info->fprintf_func) (info->stream, "$fcc%d",
                             (l >> OP_SH_CCC) & OP_MASK_CCC);
                             (l >> OP_SH_CCC) & OP_MASK_CCC);
      break;
      break;
 
 
    case 'P':
    case 'P':
      (*info->fprintf_func) (info->stream, "%d",
      (*info->fprintf_func) (info->stream, "%d",
                             (l >> OP_SH_PERFREG) & OP_MASK_PERFREG);
                             (l >> OP_SH_PERFREG) & OP_MASK_PERFREG);
      break;
      break;
 
 
 
 
    default:
    default:
      /* xgettext:c-format */
      /* xgettext:c-format */
      (*info->fprintf_func) (info->stream,
      (*info->fprintf_func) (info->stream,
                             _("# internal error, undefined modifier(%c)"),
                             _("# internal error, undefined modifier(%c)"),
                             *d);
                             *d);
      break;
      break;
    }
    }
}
}


#if SYMTAB_AVAILABLE
#if SYMTAB_AVAILABLE
 
 
/* Figure out the MIPS ISA and CPU based on the machine number.
/* Figure out the MIPS ISA and CPU based on the machine number.
   FIXME: What does this have to do with SYMTAB_AVAILABLE?  */
   FIXME: What does this have to do with SYMTAB_AVAILABLE?  */
 
 
static void
static void
set_mips_isa_type (mach, isa, cputype)
set_mips_isa_type (mach, isa, cputype)
     int mach;
     int mach;
     int *isa;
     int *isa;
     int *cputype;
     int *cputype;
{
{
  int target_processor = 0;
  int target_processor = 0;
  int mips_isa = 0;
  int mips_isa = 0;
 
 
  switch (mach)
  switch (mach)
    {
    {
      case bfd_mach_mips3000:
      case bfd_mach_mips3000:
        target_processor = 3000;
        target_processor = 3000;
        mips_isa = 1;
        mips_isa = 1;
        break;
        break;
      case bfd_mach_mips3900:
      case bfd_mach_mips3900:
        target_processor = 3900;
        target_processor = 3900;
        mips_isa = 1;
        mips_isa = 1;
        break;
        break;
      case bfd_mach_mips4000:
      case bfd_mach_mips4000:
        target_processor = 4000;
        target_processor = 4000;
        mips_isa = 3;
        mips_isa = 3;
        break;
        break;
      case bfd_mach_mips4010:
      case bfd_mach_mips4010:
        target_processor = 4010;
        target_processor = 4010;
        mips_isa = 2;
        mips_isa = 2;
        break;
        break;
      case bfd_mach_mips4100:
      case bfd_mach_mips4100:
        target_processor = 4100;
        target_processor = 4100;
        mips_isa = 3;
        mips_isa = 3;
        break;
        break;
      case bfd_mach_mips4111:
      case bfd_mach_mips4111:
        target_processor = 4100;
        target_processor = 4100;
        mips_isa = 3;
        mips_isa = 3;
        break;
        break;
      case bfd_mach_mips4300:
      case bfd_mach_mips4300:
        target_processor = 4300;
        target_processor = 4300;
        mips_isa = 3;
        mips_isa = 3;
        break;
        break;
      case bfd_mach_mips4400:
      case bfd_mach_mips4400:
        target_processor = 4400;
        target_processor = 4400;
        mips_isa = 3;
        mips_isa = 3;
        break;
        break;
      case bfd_mach_mips4600:
      case bfd_mach_mips4600:
        target_processor = 4600;
        target_processor = 4600;
        mips_isa = 3;
        mips_isa = 3;
        break;
        break;
      case bfd_mach_mips4650:
      case bfd_mach_mips4650:
        target_processor = 4650;
        target_processor = 4650;
        mips_isa = 3;
        mips_isa = 3;
        break;
        break;
      case bfd_mach_mips5000:
      case bfd_mach_mips5000:
        target_processor = 5000;
        target_processor = 5000;
        mips_isa = 4;
        mips_isa = 4;
        break;
        break;
      case bfd_mach_mips6000:
      case bfd_mach_mips6000:
        target_processor = 6000;
        target_processor = 6000;
        mips_isa = 2;
        mips_isa = 2;
        break;
        break;
      case bfd_mach_mips8000:
      case bfd_mach_mips8000:
        target_processor = 8000;
        target_processor = 8000;
        mips_isa = 4;
        mips_isa = 4;
        break;
        break;
      case bfd_mach_mips10000:
      case bfd_mach_mips10000:
        target_processor = 10000;
        target_processor = 10000;
        mips_isa = 4;
        mips_isa = 4;
        break;
        break;
      case bfd_mach_mips16:
      case bfd_mach_mips16:
        target_processor = 16;
        target_processor = 16;
        mips_isa = 3;
        mips_isa = 3;
        break;
        break;
      default:
      default:
        target_processor = 3000;
        target_processor = 3000;
        mips_isa = 3;
        mips_isa = 3;
        break;
        break;
 
 
    }
    }
 
 
  *isa = mips_isa;
  *isa = mips_isa;
  *cputype = target_processor;
  *cputype = target_processor;
}
}
 
 
#endif /* SYMTAB_AVAILABLE */
#endif /* SYMTAB_AVAILABLE */
 
 
/* Print the mips instruction at address MEMADDR in debugged memory,
/* Print the mips instruction at address MEMADDR in debugged memory,
   on using INFO.  Returns length of the instruction, in bytes, which is
   on using INFO.  Returns length of the instruction, in bytes, which is
   always 4.  BIGENDIAN must be 1 if this is big-endian code, 0 if
   always 4.  BIGENDIAN must be 1 if this is big-endian code, 0 if
   this is little-endian code.  */
   this is little-endian code.  */
 
 
static int
static int
_print_insn_mips (memaddr, word, info)
_print_insn_mips (memaddr, word, info)
     bfd_vma memaddr;
     bfd_vma memaddr;
     unsigned long int word;
     unsigned long int word;
     struct disassemble_info *info;
     struct disassemble_info *info;
{
{
  register const struct mips_opcode *op;
  register const struct mips_opcode *op;
  int target_processor, mips_isa;
  int target_processor, mips_isa;
  static boolean init = 0;
  static boolean init = 0;
  static const struct mips_opcode *mips_hash[OP_MASK_OP + 1];
  static const struct mips_opcode *mips_hash[OP_MASK_OP + 1];
 
 
  /* Build a hash table to shorten the search time.  */
  /* Build a hash table to shorten the search time.  */
  if (! init)
  if (! init)
    {
    {
      unsigned int i;
      unsigned int i;
 
 
      for (i = 0; i <= OP_MASK_OP; i++)
      for (i = 0; i <= OP_MASK_OP; i++)
        {
        {
          for (op = mips_opcodes; op < &mips_opcodes[NUMOPCODES]; op++)
          for (op = mips_opcodes; op < &mips_opcodes[NUMOPCODES]; op++)
            {
            {
              if (op->pinfo == INSN_MACRO)
              if (op->pinfo == INSN_MACRO)
                continue;
                continue;
              if (i == ((op->match >> OP_SH_OP) & OP_MASK_OP))
              if (i == ((op->match >> OP_SH_OP) & OP_MASK_OP))
                {
                {
                  mips_hash[i] = op;
                  mips_hash[i] = op;
                  break;
                  break;
                }
                }
            }
            }
        }
        }
 
 
      init = 1;
      init = 1;
    }
    }
 
 
#if ! SYMTAB_AVAILABLE
#if ! SYMTAB_AVAILABLE
  /* This is running out on a target machine, not in a host tool.
  /* This is running out on a target machine, not in a host tool.
     FIXME: Where does mips_target_info come from?  */
     FIXME: Where does mips_target_info come from?  */
  target_processor = mips_target_info.processor;
  target_processor = mips_target_info.processor;
  mips_isa = mips_target_info.isa;
  mips_isa = mips_target_info.isa;
#else  
#else  
  set_mips_isa_type (info->mach, &mips_isa, &target_processor);
  set_mips_isa_type (info->mach, &mips_isa, &target_processor);
#endif  
#endif  
 
 
  info->bytes_per_chunk = 4;
  info->bytes_per_chunk = 4;
  info->display_endian = info->endian;
  info->display_endian = info->endian;
 
 
  op = mips_hash[(word >> OP_SH_OP) & OP_MASK_OP];
  op = mips_hash[(word >> OP_SH_OP) & OP_MASK_OP];
  if (op != NULL)
  if (op != NULL)
    {
    {
      for (; op < &mips_opcodes[NUMOPCODES]; op++)
      for (; op < &mips_opcodes[NUMOPCODES]; op++)
        {
        {
          if (op->pinfo != INSN_MACRO && (word & op->mask) == op->match)
          if (op->pinfo != INSN_MACRO && (word & op->mask) == op->match)
            {
            {
              register const char *d;
              register const char *d;
 
 
              if (! OPCODE_IS_MEMBER (op, mips_isa, target_processor, 0))
              if (! OPCODE_IS_MEMBER (op, mips_isa, target_processor, 0))
                continue;
                continue;
 
 
              (*info->fprintf_func) (info->stream, "%s", op->name);
              (*info->fprintf_func) (info->stream, "%s", op->name);
 
 
              d = op->args;
              d = op->args;
              if (d != NULL && *d != '\0')
              if (d != NULL && *d != '\0')
                {
                {
                    (*info->fprintf_func) (info->stream, "\t");
                    (*info->fprintf_func) (info->stream, "\t");
                  for (; *d != '\0'; d++)
                  for (; *d != '\0'; d++)
                      print_insn_arg (d, word, memaddr, info);
                      print_insn_arg (d, word, memaddr, info);
                }
                }
 
 
              return 4;
              return 4;
            }
            }
        }
        }
    }
    }
 
 
  /* Handle undefined instructions.  */
  /* Handle undefined instructions.  */
  (*info->fprintf_func) (info->stream, "0x%x", word);
  (*info->fprintf_func) (info->stream, "0x%x", word);
  return 4;
  return 4;
}
}
 
 
 
 
/* In an environment where we do not know the symbol type of the
/* In an environment where we do not know the symbol type of the
   instruction we are forced to assume that the low order bit of the
   instruction we are forced to assume that the low order bit of the
   instructions' address may mark it as a mips16 instruction.  If we
   instructions' address may mark it as a mips16 instruction.  If we
   are single stepping, or the pc is within the disassembled function,
   are single stepping, or the pc is within the disassembled function,
   this works.  Otherwise, we need a clue.  Sometimes.  */
   this works.  Otherwise, we need a clue.  Sometimes.  */
 
 
int
int
print_insn_big_mips (memaddr, info)
print_insn_big_mips (memaddr, info)
     bfd_vma memaddr;
     bfd_vma memaddr;
     struct disassemble_info *info;
     struct disassemble_info *info;
{
{
  bfd_byte buffer[4];
  bfd_byte buffer[4];
  int status;
  int status;
 
 
#if 1
#if 1
  /* FIXME: If odd address, this is CLEARLY a mips 16 instruction.  */
  /* FIXME: If odd address, this is CLEARLY a mips 16 instruction.  */
  /* Only a few tools will work this way.  */
  /* Only a few tools will work this way.  */
  if (memaddr & 0x01)
  if (memaddr & 0x01)
    return print_insn_mips16 (memaddr, info);
    return print_insn_mips16 (memaddr, info);
#endif  
#endif  
 
 
#if SYMTAB_AVAILABLE
#if SYMTAB_AVAILABLE
  if (info->mach == 16
  if (info->mach == 16
      || (info->flavour == bfd_target_elf_flavour
      || (info->flavour == bfd_target_elf_flavour
          && info->symbols != NULL
          && info->symbols != NULL
          && ((*(elf_symbol_type **) info->symbols)->internal_elf_sym.st_other
          && ((*(elf_symbol_type **) info->symbols)->internal_elf_sym.st_other
              == STO_MIPS16)))
              == STO_MIPS16)))
    return print_insn_mips16 (memaddr, info);
    return print_insn_mips16 (memaddr, info);
#endif  
#endif  
 
 
  status = (*info->read_memory_func) (memaddr, buffer, 4, info);
  status = (*info->read_memory_func) (memaddr, buffer, 4, info);
  if (status == 0)
  if (status == 0)
    return _print_insn_mips (memaddr, (unsigned long) bfd_getb32 (buffer),
    return _print_insn_mips (memaddr, (unsigned long) bfd_getb32 (buffer),
                             info);
                             info);
  else
  else
    {
    {
      (*info->memory_error_func) (status, memaddr, info);
      (*info->memory_error_func) (status, memaddr, info);
      return -1;
      return -1;
    }
    }
}
}
 
 
int
int
print_insn_little_mips (memaddr, info)
print_insn_little_mips (memaddr, info)
     bfd_vma memaddr;
     bfd_vma memaddr;
     struct disassemble_info *info;
     struct disassemble_info *info;
{
{
  bfd_byte buffer[4];
  bfd_byte buffer[4];
  int status;
  int status;
 
 
 
 
#if 1
#if 1
  if (memaddr & 0x01)
  if (memaddr & 0x01)
    return print_insn_mips16 (memaddr, info);
    return print_insn_mips16 (memaddr, info);
#endif  
#endif  
 
 
#if SYMTAB_AVAILABLE
#if SYMTAB_AVAILABLE
  if (info->mach == 16
  if (info->mach == 16
      || (info->flavour == bfd_target_elf_flavour
      || (info->flavour == bfd_target_elf_flavour
          && info->symbols != NULL
          && info->symbols != NULL
          && ((*(elf_symbol_type **) info->symbols)->internal_elf_sym.st_other
          && ((*(elf_symbol_type **) info->symbols)->internal_elf_sym.st_other
              == STO_MIPS16)))
              == STO_MIPS16)))
    return print_insn_mips16 (memaddr, info);
    return print_insn_mips16 (memaddr, info);
#endif  
#endif  
 
 
  status = (*info->read_memory_func) (memaddr, buffer, 4, info);
  status = (*info->read_memory_func) (memaddr, buffer, 4, info);
  if (status == 0)
  if (status == 0)
    return _print_insn_mips (memaddr, (unsigned long) bfd_getl32 (buffer),
    return _print_insn_mips (memaddr, (unsigned long) bfd_getl32 (buffer),
                             info);
                             info);
  else
  else
    {
    {
      (*info->memory_error_func) (status, memaddr, info);
      (*info->memory_error_func) (status, memaddr, info);
      return -1;
      return -1;
    }
    }
}
}


/* Disassemble mips16 instructions.  */
/* Disassemble mips16 instructions.  */
 
 
static int
static int
print_insn_mips16 (memaddr, info)
print_insn_mips16 (memaddr, info)
     bfd_vma memaddr;
     bfd_vma memaddr;
     struct disassemble_info *info;
     struct disassemble_info *info;
{
{
  int status;
  int status;
  bfd_byte buffer[2];
  bfd_byte buffer[2];
  int length;
  int length;
  int insn;
  int insn;
  boolean use_extend;
  boolean use_extend;
  int extend = 0;
  int extend = 0;
  const struct mips_opcode *op, *opend;
  const struct mips_opcode *op, *opend;
 
 
  info->bytes_per_chunk = 2;
  info->bytes_per_chunk = 2;
  info->display_endian = info->endian;
  info->display_endian = info->endian;
 
 
  info->insn_info_valid = 1;
  info->insn_info_valid = 1;
  info->branch_delay_insns = 0;
  info->branch_delay_insns = 0;
  info->data_size = 0;
  info->data_size = 0;
  info->insn_type = dis_nonbranch;
  info->insn_type = dis_nonbranch;
  info->target = 0;
  info->target = 0;
  info->target2 = 0;
  info->target2 = 0;
 
 
  status = (*info->read_memory_func) (memaddr, buffer, 2, info);
  status = (*info->read_memory_func) (memaddr, buffer, 2, info);
  if (status != 0)
  if (status != 0)
    {
    {
      (*info->memory_error_func) (status, memaddr, info);
      (*info->memory_error_func) (status, memaddr, info);
      return -1;
      return -1;
    }
    }
 
 
  length = 2;
  length = 2;
 
 
  if (info->endian == BFD_ENDIAN_BIG)
  if (info->endian == BFD_ENDIAN_BIG)
    insn = bfd_getb16 (buffer);
    insn = bfd_getb16 (buffer);
  else
  else
    insn = bfd_getl16 (buffer);
    insn = bfd_getl16 (buffer);
 
 
  /* Handle the extend opcode specially.  */
  /* Handle the extend opcode specially.  */
  use_extend = false;
  use_extend = false;
  if ((insn & 0xf800) == 0xf000)
  if ((insn & 0xf800) == 0xf000)
    {
    {
      use_extend = true;
      use_extend = true;
      extend = insn & 0x7ff;
      extend = insn & 0x7ff;
 
 
      memaddr += 2;
      memaddr += 2;
 
 
      status = (*info->read_memory_func) (memaddr, buffer, 2, info);
      status = (*info->read_memory_func) (memaddr, buffer, 2, info);
      if (status != 0)
      if (status != 0)
        {
        {
          (*info->fprintf_func) (info->stream, "extend 0x%x",
          (*info->fprintf_func) (info->stream, "extend 0x%x",
                                 (unsigned int) extend);
                                 (unsigned int) extend);
          (*info->memory_error_func) (status, memaddr, info);
          (*info->memory_error_func) (status, memaddr, info);
          return -1;
          return -1;
        }
        }
 
 
      if (info->endian == BFD_ENDIAN_BIG)
      if (info->endian == BFD_ENDIAN_BIG)
        insn = bfd_getb16 (buffer);
        insn = bfd_getb16 (buffer);
      else
      else
        insn = bfd_getl16 (buffer);
        insn = bfd_getl16 (buffer);
 
 
      /* Check for an extend opcode followed by an extend opcode.  */
      /* Check for an extend opcode followed by an extend opcode.  */
      if ((insn & 0xf800) == 0xf000)
      if ((insn & 0xf800) == 0xf000)
        {
        {
          (*info->fprintf_func) (info->stream, "extend 0x%x",
          (*info->fprintf_func) (info->stream, "extend 0x%x",
                                 (unsigned int) extend);
                                 (unsigned int) extend);
          info->insn_type = dis_noninsn;
          info->insn_type = dis_noninsn;
          return length;
          return length;
        }
        }
 
 
      length += 2;
      length += 2;
    }
    }
 
 
  /* FIXME: Should probably use a hash table on the major opcode here.  */
  /* FIXME: Should probably use a hash table on the major opcode here.  */
 
 
  opend = mips16_opcodes + bfd_mips16_num_opcodes;
  opend = mips16_opcodes + bfd_mips16_num_opcodes;
  for (op = mips16_opcodes; op < opend; op++)
  for (op = mips16_opcodes; op < opend; op++)
    {
    {
      if (op->pinfo != INSN_MACRO && (insn & op->mask) == op->match)
      if (op->pinfo != INSN_MACRO && (insn & op->mask) == op->match)
        {
        {
          const char *s;
          const char *s;
 
 
          if (strchr (op->args, 'a') != NULL)
          if (strchr (op->args, 'a') != NULL)
            {
            {
              if (use_extend)
              if (use_extend)
                {
                {
                  (*info->fprintf_func) (info->stream, "extend 0x%x",
                  (*info->fprintf_func) (info->stream, "extend 0x%x",
                                         (unsigned int) extend);
                                         (unsigned int) extend);
                  info->insn_type = dis_noninsn;
                  info->insn_type = dis_noninsn;
                  return length - 2;
                  return length - 2;
                }
                }
 
 
              use_extend = false;
              use_extend = false;
 
 
              memaddr += 2;
              memaddr += 2;
 
 
              status = (*info->read_memory_func) (memaddr, buffer, 2,
              status = (*info->read_memory_func) (memaddr, buffer, 2,
                                                  info);
                                                  info);
              if (status == 0)
              if (status == 0)
                {
                {
                  use_extend = true;
                  use_extend = true;
                  if (info->endian == BFD_ENDIAN_BIG)
                  if (info->endian == BFD_ENDIAN_BIG)
                    extend = bfd_getb16 (buffer);
                    extend = bfd_getb16 (buffer);
                  else
                  else
                    extend = bfd_getl16 (buffer);
                    extend = bfd_getl16 (buffer);
                  length += 2;
                  length += 2;
                }
                }
            }
            }
 
 
          (*info->fprintf_func) (info->stream, "%s", op->name);
          (*info->fprintf_func) (info->stream, "%s", op->name);
          if (op->args[0] != '\0')
          if (op->args[0] != '\0')
            (*info->fprintf_func) (info->stream, "\t");
            (*info->fprintf_func) (info->stream, "\t");
 
 
          for (s = op->args; *s != '\0'; s++)
          for (s = op->args; *s != '\0'; s++)
            {
            {
              if (*s == ','
              if (*s == ','
                  && s[1] == 'w'
                  && s[1] == 'w'
                  && (((insn >> MIPS16OP_SH_RX) & MIPS16OP_MASK_RX)
                  && (((insn >> MIPS16OP_SH_RX) & MIPS16OP_MASK_RX)
                      == ((insn >> MIPS16OP_SH_RY) & MIPS16OP_MASK_RY)))
                      == ((insn >> MIPS16OP_SH_RY) & MIPS16OP_MASK_RY)))
                {
                {
                  /* Skip the register and the comma.  */
                  /* Skip the register and the comma.  */
                  ++s;
                  ++s;
                  continue;
                  continue;
                }
                }
              if (*s == ','
              if (*s == ','
                  && s[1] == 'v'
                  && s[1] == 'v'
                  && (((insn >> MIPS16OP_SH_RZ) & MIPS16OP_MASK_RZ)
                  && (((insn >> MIPS16OP_SH_RZ) & MIPS16OP_MASK_RZ)
                      == ((insn >> MIPS16OP_SH_RX) & MIPS16OP_MASK_RX)))
                      == ((insn >> MIPS16OP_SH_RX) & MIPS16OP_MASK_RX)))
                {
                {
                  /* Skip the register and the comma.  */
                  /* Skip the register and the comma.  */
                  ++s;
                  ++s;
                  continue;
                  continue;
                }
                }
              print_mips16_insn_arg (*s, op, insn, use_extend, extend, memaddr,
              print_mips16_insn_arg (*s, op, insn, use_extend, extend, memaddr,
                                     info);
                                     info);
            }
            }
 
 
          if ((op->pinfo & INSN_UNCOND_BRANCH_DELAY) != 0)
          if ((op->pinfo & INSN_UNCOND_BRANCH_DELAY) != 0)
            {
            {
              info->branch_delay_insns = 1;
              info->branch_delay_insns = 1;
              if (info->insn_type != dis_jsr)
              if (info->insn_type != dis_jsr)
                info->insn_type = dis_branch;
                info->insn_type = dis_branch;
            }
            }
 
 
          return length;
          return length;
        }
        }
    }
    }
 
 
  if (use_extend)
  if (use_extend)
    (*info->fprintf_func) (info->stream, "0x%x", extend | 0xf000);
    (*info->fprintf_func) (info->stream, "0x%x", extend | 0xf000);
  (*info->fprintf_func) (info->stream, "0x%x", insn);
  (*info->fprintf_func) (info->stream, "0x%x", insn);
  info->insn_type = dis_noninsn;
  info->insn_type = dis_noninsn;
 
 
  return length;
  return length;
}
}
 
 
/* Disassemble an operand for a mips16 instruction.  */
/* Disassemble an operand for a mips16 instruction.  */
 
 
static void
static void
print_mips16_insn_arg (type, op, l, use_extend, extend, memaddr, info)
print_mips16_insn_arg (type, op, l, use_extend, extend, memaddr, info)
     int type;
     int type;
     const struct mips_opcode *op;
     const struct mips_opcode *op;
     int l;
     int l;
     boolean use_extend;
     boolean use_extend;
     int extend;
     int extend;
     bfd_vma memaddr;
     bfd_vma memaddr;
     struct disassemble_info *info;
     struct disassemble_info *info;
{
{
  switch (type)
  switch (type)
    {
    {
    case ',':
    case ',':
    case '(':
    case '(':
    case ')':
    case ')':
      (*info->fprintf_func) (info->stream, "%c", type);
      (*info->fprintf_func) (info->stream, "%c", type);
      break;
      break;
 
 
    case 'y':
    case 'y':
    case 'w':
    case 'w':
      (*info->fprintf_func) (info->stream, "$%s",
      (*info->fprintf_func) (info->stream, "$%s",
                             mips16_reg_names[((l >> MIPS16OP_SH_RY)
                             mips16_reg_names[((l >> MIPS16OP_SH_RY)
                                               & MIPS16OP_MASK_RY)]);
                                               & MIPS16OP_MASK_RY)]);
      break;
      break;
 
 
    case 'x':
    case 'x':
    case 'v':
    case 'v':
      (*info->fprintf_func) (info->stream, "$%s",
      (*info->fprintf_func) (info->stream, "$%s",
                             mips16_reg_names[((l >> MIPS16OP_SH_RX)
                             mips16_reg_names[((l >> MIPS16OP_SH_RX)
                                               & MIPS16OP_MASK_RX)]);
                                               & MIPS16OP_MASK_RX)]);
      break;
      break;
 
 
    case 'z':
    case 'z':
      (*info->fprintf_func) (info->stream, "$%s",
      (*info->fprintf_func) (info->stream, "$%s",
                             mips16_reg_names[((l >> MIPS16OP_SH_RZ)
                             mips16_reg_names[((l >> MIPS16OP_SH_RZ)
                                               & MIPS16OP_MASK_RZ)]);
                                               & MIPS16OP_MASK_RZ)]);
      break;
      break;
 
 
    case 'Z':
    case 'Z':
      (*info->fprintf_func) (info->stream, "$%s",
      (*info->fprintf_func) (info->stream, "$%s",
                             mips16_reg_names[((l >> MIPS16OP_SH_MOVE32Z)
                             mips16_reg_names[((l >> MIPS16OP_SH_MOVE32Z)
                                               & MIPS16OP_MASK_MOVE32Z)]);
                                               & MIPS16OP_MASK_MOVE32Z)]);
      break;
      break;
 
 
    case '0':
    case '0':
      (*info->fprintf_func) (info->stream, "$%s", reg_names[0]);
      (*info->fprintf_func) (info->stream, "$%s", reg_names[0]);
      break;
      break;
 
 
    case 'S':
    case 'S':
      (*info->fprintf_func) (info->stream, "$%s", reg_names[29]);
      (*info->fprintf_func) (info->stream, "$%s", reg_names[29]);
      break;
      break;
 
 
    case 'P':
    case 'P':
      (*info->fprintf_func) (info->stream, "$pc");
      (*info->fprintf_func) (info->stream, "$pc");
      break;
      break;
 
 
    case 'R':
    case 'R':
      (*info->fprintf_func) (info->stream, "$%s", reg_names[31]);
      (*info->fprintf_func) (info->stream, "$%s", reg_names[31]);
      break;
      break;
 
 
    case 'X':
    case 'X':
      (*info->fprintf_func) (info->stream, "$%s",
      (*info->fprintf_func) (info->stream, "$%s",
                             reg_names[((l >> MIPS16OP_SH_REGR32)
                             reg_names[((l >> MIPS16OP_SH_REGR32)
                                        & MIPS16OP_MASK_REGR32)]);
                                        & MIPS16OP_MASK_REGR32)]);
      break;
      break;
 
 
    case 'Y':
    case 'Y':
      (*info->fprintf_func) (info->stream, "$%s",
      (*info->fprintf_func) (info->stream, "$%s",
                             reg_names[MIPS16OP_EXTRACT_REG32R (l)]);
                             reg_names[MIPS16OP_EXTRACT_REG32R (l)]);
      break;
      break;
 
 
    case '<':
    case '<':
    case '>':
    case '>':
    case '[':
    case '[':
    case ']':
    case ']':
    case '4':
    case '4':
    case '5':
    case '5':
    case 'H':
    case 'H':
    case 'W':
    case 'W':
    case 'D':
    case 'D':
    case 'j':
    case 'j':
    case '6':
    case '6':
    case '8':
    case '8':
    case 'V':
    case 'V':
    case 'C':
    case 'C':
    case 'U':
    case 'U':
    case 'k':
    case 'k':
    case 'K':
    case 'K':
    case 'p':
    case 'p':
    case 'q':
    case 'q':
    case 'A':
    case 'A':
    case 'B':
    case 'B':
    case 'E':
    case 'E':
      {
      {
        int immed, nbits, shift, signedp, extbits, pcrel, extu, branch;
        int immed, nbits, shift, signedp, extbits, pcrel, extu, branch;
 
 
        shift = 0;
        shift = 0;
        signedp = 0;
        signedp = 0;
        extbits = 16;
        extbits = 16;
        pcrel = 0;
        pcrel = 0;
        extu = 0;
        extu = 0;
        branch = 0;
        branch = 0;
        switch (type)
        switch (type)
          {
          {
          case '<':
          case '<':
            nbits = 3;
            nbits = 3;
            immed = (l >> MIPS16OP_SH_RZ) & MIPS16OP_MASK_RZ;
            immed = (l >> MIPS16OP_SH_RZ) & MIPS16OP_MASK_RZ;
            extbits = 5;
            extbits = 5;
            extu = 1;
            extu = 1;
            break;
            break;
          case '>':
          case '>':
            nbits = 3;
            nbits = 3;
            immed = (l >> MIPS16OP_SH_RX) & MIPS16OP_MASK_RX;
            immed = (l >> MIPS16OP_SH_RX) & MIPS16OP_MASK_RX;
            extbits = 5;
            extbits = 5;
            extu = 1;
            extu = 1;
            break;
            break;
          case '[':
          case '[':
            nbits = 3;
            nbits = 3;
            immed = (l >> MIPS16OP_SH_RZ) & MIPS16OP_MASK_RZ;
            immed = (l >> MIPS16OP_SH_RZ) & MIPS16OP_MASK_RZ;
            extbits = 6;
            extbits = 6;
            extu = 1;
            extu = 1;
            break;
            break;
          case ']':
          case ']':
            nbits = 3;
            nbits = 3;
            immed = (l >> MIPS16OP_SH_RX) & MIPS16OP_MASK_RX;
            immed = (l >> MIPS16OP_SH_RX) & MIPS16OP_MASK_RX;
            extbits = 6;
            extbits = 6;
            extu = 1;
            extu = 1;
            break;
            break;
          case '4':
          case '4':
            nbits = 4;
            nbits = 4;
            immed = (l >> MIPS16OP_SH_IMM4) & MIPS16OP_MASK_IMM4;
            immed = (l >> MIPS16OP_SH_IMM4) & MIPS16OP_MASK_IMM4;
            signedp = 1;
            signedp = 1;
            extbits = 15;
            extbits = 15;
            break;
            break;
          case '5':
          case '5':
            nbits = 5;
            nbits = 5;
            immed = (l >> MIPS16OP_SH_IMM5) & MIPS16OP_MASK_IMM5;
            immed = (l >> MIPS16OP_SH_IMM5) & MIPS16OP_MASK_IMM5;
            info->insn_type = dis_dref;
            info->insn_type = dis_dref;
            info->data_size = 1;
            info->data_size = 1;
            break;
            break;
          case 'H':
          case 'H':
            nbits = 5;
            nbits = 5;
            shift = 1;
            shift = 1;
            immed = (l >> MIPS16OP_SH_IMM5) & MIPS16OP_MASK_IMM5;
            immed = (l >> MIPS16OP_SH_IMM5) & MIPS16OP_MASK_IMM5;
            info->insn_type = dis_dref;
            info->insn_type = dis_dref;
            info->data_size = 2;
            info->data_size = 2;
            break;
            break;
          case 'W':
          case 'W':
            nbits = 5;
            nbits = 5;
            shift = 2;
            shift = 2;
            immed = (l >> MIPS16OP_SH_IMM5) & MIPS16OP_MASK_IMM5;
            immed = (l >> MIPS16OP_SH_IMM5) & MIPS16OP_MASK_IMM5;
            if ((op->pinfo & MIPS16_INSN_READ_PC) == 0
            if ((op->pinfo & MIPS16_INSN_READ_PC) == 0
                && (op->pinfo & MIPS16_INSN_READ_SP) == 0)
                && (op->pinfo & MIPS16_INSN_READ_SP) == 0)
              {
              {
                info->insn_type = dis_dref;
                info->insn_type = dis_dref;
                info->data_size = 4;
                info->data_size = 4;
              }
              }
            break;
            break;
          case 'D':
          case 'D':
            nbits = 5;
            nbits = 5;
            shift = 3;
            shift = 3;
            immed = (l >> MIPS16OP_SH_IMM5) & MIPS16OP_MASK_IMM5;
            immed = (l >> MIPS16OP_SH_IMM5) & MIPS16OP_MASK_IMM5;
            info->insn_type = dis_dref;
            info->insn_type = dis_dref;
            info->data_size = 8;
            info->data_size = 8;
            break;
            break;
          case 'j':
          case 'j':
            nbits = 5;
            nbits = 5;
            immed = (l >> MIPS16OP_SH_IMM5) & MIPS16OP_MASK_IMM5;
            immed = (l >> MIPS16OP_SH_IMM5) & MIPS16OP_MASK_IMM5;
            signedp = 1;
            signedp = 1;
            break;
            break;
          case '6':
          case '6':
            nbits = 6;
            nbits = 6;
            immed = (l >> MIPS16OP_SH_IMM6) & MIPS16OP_MASK_IMM6;
            immed = (l >> MIPS16OP_SH_IMM6) & MIPS16OP_MASK_IMM6;
            break;
            break;
          case '8':
          case '8':
            nbits = 8;
            nbits = 8;
            immed = (l >> MIPS16OP_SH_IMM8) & MIPS16OP_MASK_IMM8;
            immed = (l >> MIPS16OP_SH_IMM8) & MIPS16OP_MASK_IMM8;
            break;
            break;
          case 'V':
          case 'V':
            nbits = 8;
            nbits = 8;
            shift = 2;
            shift = 2;
            immed = (l >> MIPS16OP_SH_IMM8) & MIPS16OP_MASK_IMM8;
            immed = (l >> MIPS16OP_SH_IMM8) & MIPS16OP_MASK_IMM8;
            /* FIXME: This might be lw, or it might be addiu to $sp or
            /* FIXME: This might be lw, or it might be addiu to $sp or
               $pc.  We assume it's load.  */
               $pc.  We assume it's load.  */
            info->insn_type = dis_dref;
            info->insn_type = dis_dref;
            info->data_size = 4;
            info->data_size = 4;
            break;
            break;
          case 'C':
          case 'C':
            nbits = 8;
            nbits = 8;
            shift = 3;
            shift = 3;
            immed = (l >> MIPS16OP_SH_IMM8) & MIPS16OP_MASK_IMM8;
            immed = (l >> MIPS16OP_SH_IMM8) & MIPS16OP_MASK_IMM8;
            info->insn_type = dis_dref;
            info->insn_type = dis_dref;
            info->data_size = 8;
            info->data_size = 8;
            break;
            break;
          case 'U':
          case 'U':
            nbits = 8;
            nbits = 8;
            immed = (l >> MIPS16OP_SH_IMM8) & MIPS16OP_MASK_IMM8;
            immed = (l >> MIPS16OP_SH_IMM8) & MIPS16OP_MASK_IMM8;
            extu = 1;
            extu = 1;
            break;
            break;
          case 'k':
          case 'k':
            nbits = 8;
            nbits = 8;
            immed = (l >> MIPS16OP_SH_IMM8) & MIPS16OP_MASK_IMM8;
            immed = (l >> MIPS16OP_SH_IMM8) & MIPS16OP_MASK_IMM8;
            signedp = 1;
            signedp = 1;
            break;
            break;
          case 'K':
          case 'K':
            nbits = 8;
            nbits = 8;
            shift = 3;
            shift = 3;
            immed = (l >> MIPS16OP_SH_IMM8) & MIPS16OP_MASK_IMM8;
            immed = (l >> MIPS16OP_SH_IMM8) & MIPS16OP_MASK_IMM8;
            signedp = 1;
            signedp = 1;
            break;
            break;
          case 'p':
          case 'p':
            nbits = 8;
            nbits = 8;
            immed = (l >> MIPS16OP_SH_IMM8) & MIPS16OP_MASK_IMM8;
            immed = (l >> MIPS16OP_SH_IMM8) & MIPS16OP_MASK_IMM8;
            signedp = 1;
            signedp = 1;
            pcrel = 1;
            pcrel = 1;
            branch = 1;
            branch = 1;
            info->insn_type = dis_condbranch;
            info->insn_type = dis_condbranch;
            break;
            break;
          case 'q':
          case 'q':
            nbits = 11;
            nbits = 11;
            immed = (l >> MIPS16OP_SH_IMM11) & MIPS16OP_MASK_IMM11;
            immed = (l >> MIPS16OP_SH_IMM11) & MIPS16OP_MASK_IMM11;
            signedp = 1;
            signedp = 1;
            pcrel = 1;
            pcrel = 1;
            branch = 1;
            branch = 1;
            info->insn_type = dis_branch;
            info->insn_type = dis_branch;
            break;
            break;
          case 'A':
          case 'A':
            nbits = 8;
            nbits = 8;
            shift = 2;
            shift = 2;
            immed = (l >> MIPS16OP_SH_IMM8) & MIPS16OP_MASK_IMM8;
            immed = (l >> MIPS16OP_SH_IMM8) & MIPS16OP_MASK_IMM8;
            pcrel = 1;
            pcrel = 1;
            /* FIXME: This can be lw or la.  We assume it is lw.  */
            /* FIXME: This can be lw or la.  We assume it is lw.  */
            info->insn_type = dis_dref;
            info->insn_type = dis_dref;
            info->data_size = 4;
            info->data_size = 4;
            break;
            break;
          case 'B':
          case 'B':
            nbits = 5;
            nbits = 5;
            shift = 3;
            shift = 3;
            immed = (l >> MIPS16OP_SH_IMM5) & MIPS16OP_MASK_IMM5;
            immed = (l >> MIPS16OP_SH_IMM5) & MIPS16OP_MASK_IMM5;
            pcrel = 1;
            pcrel = 1;
            info->insn_type = dis_dref;
            info->insn_type = dis_dref;
            info->data_size = 8;
            info->data_size = 8;
            break;
            break;
          case 'E':
          case 'E':
            nbits = 5;
            nbits = 5;
            shift = 2;
            shift = 2;
            immed = (l >> MIPS16OP_SH_IMM5) & MIPS16OP_MASK_IMM5;
            immed = (l >> MIPS16OP_SH_IMM5) & MIPS16OP_MASK_IMM5;
            pcrel = 1;
            pcrel = 1;
            break;
            break;
          default:
          default:
            abort ();
            abort ();
          }
          }
 
 
        if (! use_extend)
        if (! use_extend)
          {
          {
            if (signedp && immed >= (1 << (nbits - 1)))
            if (signedp && immed >= (1 << (nbits - 1)))
              immed -= 1 << nbits;
              immed -= 1 << nbits;
            immed <<= shift;
            immed <<= shift;
            if ((type == '<' || type == '>' || type == '[' || type == ']')
            if ((type == '<' || type == '>' || type == '[' || type == ']')
                && immed == 0)
                && immed == 0)
              immed = 8;
              immed = 8;
          }
          }
        else
        else
          {
          {
            if (extbits == 16)
            if (extbits == 16)
              immed |= ((extend & 0x1f) << 11) | (extend & 0x7e0);
              immed |= ((extend & 0x1f) << 11) | (extend & 0x7e0);
            else if (extbits == 15)
            else if (extbits == 15)
              immed |= ((extend & 0xf) << 11) | (extend & 0x7f0);
              immed |= ((extend & 0xf) << 11) | (extend & 0x7f0);
            else
            else
              immed = ((extend >> 6) & 0x1f) | (extend & 0x20);
              immed = ((extend >> 6) & 0x1f) | (extend & 0x20);
            immed &= (1 << extbits) - 1;
            immed &= (1 << extbits) - 1;
            if (! extu && immed >= (1 << (extbits - 1)))
            if (! extu && immed >= (1 << (extbits - 1)))
              immed -= 1 << extbits;
              immed -= 1 << extbits;
          }
          }
 
 
        if (! pcrel)
        if (! pcrel)
          (*info->fprintf_func) (info->stream, "%d", immed);
          (*info->fprintf_func) (info->stream, "%d", immed);
        else
        else
          {
          {
            bfd_vma baseaddr;
            bfd_vma baseaddr;
            bfd_vma val;
            bfd_vma val;
 
 
            if (branch)
            if (branch)
              {
              {
                immed *= 2;
                immed *= 2;
                baseaddr = memaddr + 2;
                baseaddr = memaddr + 2;
              }
              }
            else if (use_extend)
            else if (use_extend)
              baseaddr = memaddr - 2;
              baseaddr = memaddr - 2;
            else
            else
              {
              {
                int status;
                int status;
                bfd_byte buffer[2];
                bfd_byte buffer[2];
 
 
                baseaddr = memaddr;
                baseaddr = memaddr;
 
 
                /* If this instruction is in the delay slot of a jr
                /* If this instruction is in the delay slot of a jr
                   instruction, the base address is the address of the
                   instruction, the base address is the address of the
                   jr instruction.  If it is in the delay slot of jalr
                   jr instruction.  If it is in the delay slot of jalr
                   instruction, the base address is the address of the
                   instruction, the base address is the address of the
                   jalr instruction.  This test is unreliable: we have
                   jalr instruction.  This test is unreliable: we have
                   no way of knowing whether the previous word is
                   no way of knowing whether the previous word is
                   instruction or data.  */
                   instruction or data.  */
                status = (*info->read_memory_func) (memaddr - 4, buffer, 2,
                status = (*info->read_memory_func) (memaddr - 4, buffer, 2,
                                                    info);
                                                    info);
                if (status == 0
                if (status == 0
                    && (((info->endian == BFD_ENDIAN_BIG
                    && (((info->endian == BFD_ENDIAN_BIG
                          ? bfd_getb16 (buffer)
                          ? bfd_getb16 (buffer)
                          : bfd_getl16 (buffer))
                          : bfd_getl16 (buffer))
                         & 0xf800) == 0x1800))
                         & 0xf800) == 0x1800))
                  baseaddr = memaddr - 4;
                  baseaddr = memaddr - 4;
                else
                else
                  {
                  {
                    status = (*info->read_memory_func) (memaddr - 2, buffer,
                    status = (*info->read_memory_func) (memaddr - 2, buffer,
                                                        2, info);
                                                        2, info);
                    if (status == 0
                    if (status == 0
                        && (((info->endian == BFD_ENDIAN_BIG
                        && (((info->endian == BFD_ENDIAN_BIG
                              ? bfd_getb16 (buffer)
                              ? bfd_getb16 (buffer)
                              : bfd_getl16 (buffer))
                              : bfd_getl16 (buffer))
                             & 0xf81f) == 0xe800))
                             & 0xf81f) == 0xe800))
                      baseaddr = memaddr - 2;
                      baseaddr = memaddr - 2;
                  }
                  }
              }
              }
            val = (baseaddr & ~ ((1 << shift) - 1)) + immed;
            val = (baseaddr & ~ ((1 << shift) - 1)) + immed;
            (*info->print_address_func) (val, info);
            (*info->print_address_func) (val, info);
            info->target = val;
            info->target = val;
          }
          }
      }
      }
      break;
      break;
 
 
    case 'a':
    case 'a':
      if (! use_extend)
      if (! use_extend)
        extend = 0;
        extend = 0;
      l = ((l & 0x1f) << 23) | ((l & 0x3e0) << 13) | (extend << 2);
      l = ((l & 0x1f) << 23) | ((l & 0x3e0) << 13) | (extend << 2);
      (*info->print_address_func) ((memaddr & 0xf0000000) | l, info);
      (*info->print_address_func) ((memaddr & 0xf0000000) | l, info);
      info->insn_type = dis_jsr;
      info->insn_type = dis_jsr;
      info->target = (memaddr & 0xf0000000) | l;
      info->target = (memaddr & 0xf0000000) | l;
      info->branch_delay_insns = 1;
      info->branch_delay_insns = 1;
      break;
      break;
 
 
    case 'l':
    case 'l':
    case 'L':
    case 'L':
      {
      {
        int need_comma, amask, smask;
        int need_comma, amask, smask;
 
 
        need_comma = 0;
        need_comma = 0;
 
 
        l = (l >> MIPS16OP_SH_IMM6) & MIPS16OP_MASK_IMM6;
        l = (l >> MIPS16OP_SH_IMM6) & MIPS16OP_MASK_IMM6;
 
 
        amask = (l >> 3) & 7;
        amask = (l >> 3) & 7;
 
 
        if (amask > 0 && amask < 5)
        if (amask > 0 && amask < 5)
          {
          {
            (*info->fprintf_func) (info->stream, "$%s", reg_names[4]);
            (*info->fprintf_func) (info->stream, "$%s", reg_names[4]);
            if (amask > 1)
            if (amask > 1)
              (*info->fprintf_func) (info->stream, "-$%s",
              (*info->fprintf_func) (info->stream, "-$%s",
                                     reg_names[amask + 3]);
                                     reg_names[amask + 3]);
            need_comma = 1;
            need_comma = 1;
          }
          }
 
 
        smask = (l >> 1) & 3;
        smask = (l >> 1) & 3;
        if (smask == 3)
        if (smask == 3)
          {
          {
            (*info->fprintf_func) (info->stream, "%s??",
            (*info->fprintf_func) (info->stream, "%s??",
                                   need_comma ? "," : "");
                                   need_comma ? "," : "");
            need_comma = 1;
            need_comma = 1;
          }
          }
        else if (smask > 0)
        else if (smask > 0)
          {
          {
            (*info->fprintf_func) (info->stream, "%s$%s",
            (*info->fprintf_func) (info->stream, "%s$%s",
                                   need_comma ? "," : "",
                                   need_comma ? "," : "",
                                   reg_names[16]);
                                   reg_names[16]);
            if (smask > 1)
            if (smask > 1)
              (*info->fprintf_func) (info->stream, "-$%s",
              (*info->fprintf_func) (info->stream, "-$%s",
                                     reg_names[smask + 15]);
                                     reg_names[smask + 15]);
            need_comma = 1;
            need_comma = 1;
          }
          }
 
 
        if (l & 1)
        if (l & 1)
          {
          {
            (*info->fprintf_func) (info->stream, "%s$%s",
            (*info->fprintf_func) (info->stream, "%s$%s",
                                   need_comma ? "," : "",
                                   need_comma ? "," : "",
                                   reg_names[31]);
                                   reg_names[31]);
            need_comma = 1;
            need_comma = 1;
          }
          }
 
 
        if (amask == 5 || amask == 6)
        if (amask == 5 || amask == 6)
          {
          {
            (*info->fprintf_func) (info->stream, "%s$f0",
            (*info->fprintf_func) (info->stream, "%s$f0",
                                   need_comma ? "," : "");
                                   need_comma ? "," : "");
            if (amask == 6)
            if (amask == 6)
              (*info->fprintf_func) (info->stream, "-$f1");
              (*info->fprintf_func) (info->stream, "-$f1");
          }
          }
      }
      }
      break;
      break;
 
 
    default:
    default:
      abort ();
      abort ();
    }
    }
}
}
 
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.