URL
https://opencores.org/ocsvn/or1k/or1k/trunk
Go to most recent revision |
Only display areas with differences |
Details |
Blame |
View Log
Rev 392 |
Rev 1765 |
MEMORY
|
MEMORY
|
{
|
{
|
reset : ORIGIN = 0x00000100, LENGTH = 0x00001f00
|
reset : ORIGIN = 0x00000100, LENGTH = 0x00001f00
|
ram : ORIGIN = 0x80000000, LENGTH = 0x00200000
|
ram : ORIGIN = 0x80000000, LENGTH = 0x00200000
|
}
|
}
|
|
|
SECTIONS
|
SECTIONS
|
{
|
{
|
.reset :
|
.reset :
|
AT ( 0x00000100 )
|
AT ( 0x00000100 )
|
{
|
{
|
*(.reset)
|
*(.reset)
|
_src_beg = .;
|
_src_beg = .;
|
} > reset
|
} > reset
|
.text :
|
.text :
|
AT ( ADDR (.reset) + SIZEOF (.reset) )
|
AT ( ADDR (.reset) + SIZEOF (.reset) )
|
{
|
{
|
_dst_beg = .;
|
_dst_beg = .;
|
*(.text)
|
*(.text)
|
} > ram
|
} > ram
|
.data :
|
.data :
|
AT ( ADDR (.reset) + SIZEOF (.reset) + SIZEOF (.text))
|
AT ( ADDR (.reset) + SIZEOF (.reset) + SIZEOF (.text))
|
{
|
{
|
*(.data)
|
*(.data)
|
_dst_end = .;
|
_dst_end = .;
|
} > ram
|
} > ram
|
.bss :
|
.bss :
|
{
|
{
|
*(.bss)
|
*(.bss)
|
} > reset
|
} > reset
|
}
|
}
|
|
|
© copyright 1999-2024
OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.