OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [trunk/] [gdb-5.0/] [sim/] [mips/] [ChangeLog] - Diff between revs 107 and 1765

Only display areas with differences | Details | Blame | View Log

Rev 107 Rev 1765
Mon Apr 10 00:07:09 2000  Andrew Cagney  
Mon Apr 10 00:07:09 2000  Andrew Cagney  
        * interp.c (decode_coproc): Output long using %lx and not %s.
        * interp.c (decode_coproc): Output long using %lx and not %s.
2000-03-21  Frank Ch. Eigler  
2000-03-21  Frank Ch. Eigler  
        * interp.c (sim_open): Sort & extend dummy memory regions for
        * interp.c (sim_open): Sort & extend dummy memory regions for
        --board=jmr3904 for eCos.
        --board=jmr3904 for eCos.
2000-03-02  Frank Ch. Eigler  
2000-03-02  Frank Ch. Eigler  
        * configure: Regenerated.
        * configure: Regenerated.
Tue Feb  8 18:35:01 2000  Donald Lindsay  
Tue Feb  8 18:35:01 2000  Donald Lindsay  
        * interp.c, mips.igen: all 5 DEADC0DE situations now have sim_io_eprintf
        * interp.c, mips.igen: all 5 DEADC0DE situations now have sim_io_eprintf
        calls, conditional on the simulator being in verbose mode.
        calls, conditional on the simulator being in verbose mode.
Fri Feb  4 09:45:15 2000  Donald Lindsay  
Fri Feb  4 09:45:15 2000  Donald Lindsay  
        * sim-main.c (cache_op): Added case arm so that CACHE ops to a secondary
        * sim-main.c (cache_op): Added case arm so that CACHE ops to a secondary
        cache don't get ReservedInstruction traps.
        cache don't get ReservedInstruction traps.
1999-11-29  Mark Salter  
1999-11-29  Mark Salter  
        * dv-tx3904sio.c (tx3904sio_io_write_buffer): Use write value as a mask
        * dv-tx3904sio.c (tx3904sio_io_write_buffer): Use write value as a mask
        to clear status bits in sdisr register. This is how the hardware works.
        to clear status bits in sdisr register. This is how the hardware works.
        * interp.c (sim_open): Added more memory aliases for jmr3904 hardware
        * interp.c (sim_open): Added more memory aliases for jmr3904 hardware
        being used by cygmon.
        being used by cygmon.
1999-11-11  Andrew Haley  
1999-11-11  Andrew Haley  
        * interp.c (decode_coproc): Correctly handle DMFC0 and DMTC0
        * interp.c (decode_coproc): Correctly handle DMFC0 and DMTC0
        instructions.
        instructions.
Thu Sep  9 15:12:08 1999  Geoffrey Keating  
Thu Sep  9 15:12:08 1999  Geoffrey Keating  
        * mips.igen (MULT): Correct previous mis-applied patch.
        * mips.igen (MULT): Correct previous mis-applied patch.
Tue Sep  7 13:34:54 1999  Geoffrey Keating  
Tue Sep  7 13:34:54 1999  Geoffrey Keating  
        * mips.igen (delayslot32): Handle sequence like
        * mips.igen (delayslot32): Handle sequence like
        mtc1 $at,$f12 ; jal fp_add ; mov.s $f13,$f12
        mtc1 $at,$f12 ; jal fp_add ; mov.s $f13,$f12
        correctly by calling ENGINE_ISSUE_PREFIX_HOOK() before issue.
        correctly by calling ENGINE_ISSUE_PREFIX_HOOK() before issue.
        (MULT): Actually pass the third register...
        (MULT): Actually pass the third register...
1999-09-03  Mark Salter  
1999-09-03  Mark Salter  
        * interp.c (sim_open): Added more memory aliases for additional
        * interp.c (sim_open): Added more memory aliases for additional
        hardware being touched by cygmon on jmr3904 board.
        hardware being touched by cygmon on jmr3904 board.
Thu Sep  2 18:15:53 1999  Andrew Cagney  
Thu Sep  2 18:15:53 1999  Andrew Cagney  
        * configure: Regenerated to track ../common/aclocal.m4 changes.
        * configure: Regenerated to track ../common/aclocal.m4 changes.
Tue Jul 27 16:36:51 1999  Andrew Cagney  
Tue Jul 27 16:36:51 1999  Andrew Cagney  
        * interp.c (sim_store_register): Handle case where client - GDB -
        * interp.c (sim_store_register): Handle case where client - GDB -
        specifies that a 4 byte register is 8 bytes in size.
        specifies that a 4 byte register is 8 bytes in size.
        (sim_fetch_register): Ditto.
        (sim_fetch_register): Ditto.
1999-07-14  Frank Ch. Eigler  
1999-07-14  Frank Ch. Eigler  
        Implement "sim firmware" option, inspired by jimb's version of 1998-01.
        Implement "sim firmware" option, inspired by jimb's version of 1998-01.
        * interp.c (firmware_option_p): New global flag: "sim firmware" given.
        * interp.c (firmware_option_p): New global flag: "sim firmware" given.
        (idt_monitor_base): Base address for IDT monitor traps.
        (idt_monitor_base): Base address for IDT monitor traps.
        (pmon_monitor_base): Ditto for PMON.
        (pmon_monitor_base): Ditto for PMON.
        (lsipmon_monitor_base): Ditto for LSI PMON.
        (lsipmon_monitor_base): Ditto for LSI PMON.
        (MONITOR_BASE, MONITOR_SIZE): Removed macros.
        (MONITOR_BASE, MONITOR_SIZE): Removed macros.
        (mips_option): Add "firmware" option with new OPTION_FIRMWARE key.
        (mips_option): Add "firmware" option with new OPTION_FIRMWARE key.
        (sim_firmware_command): New function.
        (sim_firmware_command): New function.
        (mips_option_handler): Call it for OPTION_FIRMWARE.
        (mips_option_handler): Call it for OPTION_FIRMWARE.
        (sim_open): Allocate memory for idt_monitor region.  If "--board"
        (sim_open): Allocate memory for idt_monitor region.  If "--board"
        option was given, add no monitor by default.  Add BREAK hooks only if
        option was given, add no monitor by default.  Add BREAK hooks only if
        monitors are also there.
        monitors are also there.
Mon Jul 12 00:02:27 1999  Andrew Cagney  
Mon Jul 12 00:02:27 1999  Andrew Cagney  
        * interp.c (sim_monitor): Flush output before reading input.
        * interp.c (sim_monitor): Flush output before reading input.
Sun Jul 11 19:28:11 1999  Andrew Cagney  
Sun Jul 11 19:28:11 1999  Andrew Cagney  
        * tconfig.in (SIM_HANDLES_LMA): Always define.
        * tconfig.in (SIM_HANDLES_LMA): Always define.
Thu Jul  8 16:06:59 1999  Andrew Cagney  
Thu Jul  8 16:06:59 1999  Andrew Cagney  
        From Mark Salter :
        From Mark Salter :
        * interp.c (BOARD_BSP): Define.  Add to list of possible boards.
        * interp.c (BOARD_BSP): Define.  Add to list of possible boards.
        (sim_open): Add setup for BSP board.
        (sim_open): Add setup for BSP board.
Wed Jul  7 12:45:58 1999  Andrew Cagney  
Wed Jul  7 12:45:58 1999  Andrew Cagney  
        * mips.igen (MULT, MULTU): Add syntax for two operand version.
        * mips.igen (MULT, MULTU): Add syntax for two operand version.
        (DMFC0, DMTC0): Recognize.  Call DecodeCoproc which will report
        (DMFC0, DMTC0): Recognize.  Call DecodeCoproc which will report
        them as unimplemented.
        them as unimplemented.
1999-05-08  Felix Lee  
1999-05-08  Felix Lee  
        * configure: Regenerated to track ../common/aclocal.m4 changes.
        * configure: Regenerated to track ../common/aclocal.m4 changes.
1999-04-21  Frank Ch. Eigler  
1999-04-21  Frank Ch. Eigler  
        * mips.igen (bc0f): For the TX39 only, decode this as a no-op stub.
        * mips.igen (bc0f): For the TX39 only, decode this as a no-op stub.
Thu Apr 15 14:15:17 1999  Andrew Cagney  
Thu Apr 15 14:15:17 1999  Andrew Cagney  
        * configure.in: Any mips64vr5*-*-* target should have
        * configure.in: Any mips64vr5*-*-* target should have
        -DTARGET_ENABLE_FR=1.
        -DTARGET_ENABLE_FR=1.
        (default_endian): Any mips64vr*el-*-* target should default to
        (default_endian): Any mips64vr*el-*-* target should default to
        LITTLE_ENDIAN.
        LITTLE_ENDIAN.
        * configure: Re-generate.
        * configure: Re-generate.
1999-02-19  Gavin Romig-Koch  
1999-02-19  Gavin Romig-Koch  
        * mips.igen (ldl): Extend from _16_, not 32.
        * mips.igen (ldl): Extend from _16_, not 32.
Wed Jan 27 18:51:38 1999  Andrew Cagney  
Wed Jan 27 18:51:38 1999  Andrew Cagney  
        * interp.c (sim_store_register): Force registers written to by GDB
        * interp.c (sim_store_register): Force registers written to by GDB
        into an un-interpreted state.
        into an un-interpreted state.
1999-02-05  Frank Ch. Eigler  
1999-02-05  Frank Ch. Eigler  
        * dv-tx3904sio.c (tx3904sio_tickle): After a polled I/O from the
        * dv-tx3904sio.c (tx3904sio_tickle): After a polled I/O from the
        CPU, start periodic background I/O polls.
        CPU, start periodic background I/O polls.
        (tx3904sio_poll): New function: periodic I/O poller.
        (tx3904sio_poll): New function: periodic I/O poller.
1998-12-30  Frank Ch. Eigler  
1998-12-30  Frank Ch. Eigler  
        * mips.igen (BREAK): Call signal_exception instead of sim_engine_halt.
        * mips.igen (BREAK): Call signal_exception instead of sim_engine_halt.
Tue Dec 29 16:03:53 1998  Rainer Orth  
Tue Dec 29 16:03:53 1998  Rainer Orth  
        * configure.in, configure (mips64vr5*-*-*): Added missing ;; in
        * configure.in, configure (mips64vr5*-*-*): Added missing ;; in
        case statement.
        case statement.
1998-12-29  Frank Ch. Eigler  
1998-12-29  Frank Ch. Eigler  
        * interp.c (sim_open): Allocate jm3904 memory in smaller chunks.
        * interp.c (sim_open): Allocate jm3904 memory in smaller chunks.
        (load_word): Call SIM_CORE_SIGNAL hook on error.
        (load_word): Call SIM_CORE_SIGNAL hook on error.
        (signal_exception): Call SIM_CPU_EXCEPTION_TRIGGER hook before
        (signal_exception): Call SIM_CPU_EXCEPTION_TRIGGER hook before
        starting.  For exception dispatching, pass PC instead of NULL_CIA.
        starting.  For exception dispatching, pass PC instead of NULL_CIA.
        (decode_coproc): Use COP0_BADVADDR to store faulting address.
        (decode_coproc): Use COP0_BADVADDR to store faulting address.
        * sim-main.h (COP0_BADVADDR): Define.
        * sim-main.h (COP0_BADVADDR): Define.
        (SIM_CORE_SIGNAL): Define hook to call mips_core_signal.
        (SIM_CORE_SIGNAL): Define hook to call mips_core_signal.
        (SIM_CPU_EXCEPTION*): Define hooks to call mips_cpu_exception*().
        (SIM_CPU_EXCEPTION*): Define hooks to call mips_cpu_exception*().
        (_sim_cpu): Add exc_* fields to store register value snapshots.
        (_sim_cpu): Add exc_* fields to store register value snapshots.
        * mips.igen (*): Replace memory-related SignalException* calls
        * mips.igen (*): Replace memory-related SignalException* calls
        with references to SIM_CORE_SIGNAL hook.
        with references to SIM_CORE_SIGNAL hook.
        * dv-tx3904irc.c (tx3904irc_port_event): printf format warning
        * dv-tx3904irc.c (tx3904irc_port_event): printf format warning
        fix.
        fix.
        * sim-main.c (*): Minor warning cleanups.
        * sim-main.c (*): Minor warning cleanups.
1998-12-24  Gavin Romig-Koch  
1998-12-24  Gavin Romig-Koch  
        * m16.igen (DADDIU5): Correct type-o.
        * m16.igen (DADDIU5): Correct type-o.
Mon Dec 21 10:34:48 1998  Andrew Cagney  
Mon Dec 21 10:34:48 1998  Andrew Cagney  
        * mips.igen (do_ddiv, do_ddivu): Pacify GCC. Update hi/lo via tmp
        * mips.igen (do_ddiv, do_ddivu): Pacify GCC. Update hi/lo via tmp
        variables.
        variables.
Wed Dec 16 18:20:28 1998  Andrew Cagney  
Wed Dec 16 18:20:28 1998  Andrew Cagney  
        * Makefile.in (SIM_EXTRA_CFLAGS): No longer need to add .../newlib
        * Makefile.in (SIM_EXTRA_CFLAGS): No longer need to add .../newlib
        to include path.
        to include path.
        (interp.o): Add dependency on itable.h
        (interp.o): Add dependency on itable.h
        (oengine.c, gencode): Delete remaining references.
        (oengine.c, gencode): Delete remaining references.
        (BUILT_SRC_FROM_GEN): Clean up.
        (BUILT_SRC_FROM_GEN): Clean up.
1998-12-16  Gavin Romig-Koch  
1998-12-16  Gavin Romig-Koch  
        * vr4run.c: New.
        * vr4run.c: New.
        * Makefile.in (SIM_HACK_OBJ,HACK_OBJS,HACK_GEN_SRCS,libhack.a,
        * Makefile.in (SIM_HACK_OBJ,HACK_OBJS,HACK_GEN_SRCS,libhack.a,
        tmp-hack,tmp-m32-hack,tmp-m16-hack,tmp-itable-hack,
        tmp-hack,tmp-m32-hack,tmp-m16-hack,tmp-itable-hack,
        tmp-run-hack) : New.
        tmp-run-hack) : New.
        * m16.igen (LD,DADDIU,DADDUI5,DADJSP,DADDIUSP,DADDI,DADDU,DSUBU,
        * m16.igen (LD,DADDIU,DADDUI5,DADJSP,DADDIUSP,DADDI,DADDU,DSUBU,
        DSLL,DSRL,DSRA,DSLLV,DSRAV,DMULT,DMULTU,DDIV,DDIVU,JALX32,JALX):
        DSLL,DSRL,DSRA,DSLLV,DSRAV,DMULT,DMULTU,DDIV,DDIVU,JALX32,JALX):
        Drop the "64" qualifier to get the HACK generator working.
        Drop the "64" qualifier to get the HACK generator working.
        Use IMMEDIATE rather than IMMED.  Use SHAMT rather than SHIFT.
        Use IMMEDIATE rather than IMMED.  Use SHAMT rather than SHIFT.
        * mips.igen (do_daddiu,do_ddiv,do_divu): Remove the 64-only
        * mips.igen (do_daddiu,do_ddiv,do_divu): Remove the 64-only
        qualifier to get the hack generator working.
        qualifier to get the hack generator working.
        (do_dsll,do_dsllv,do_dsra,do_dsrl,do_dsrlv): New.
        (do_dsll,do_dsllv,do_dsra,do_dsrl,do_dsrlv): New.
        (DSLL): Use do_dsll.
        (DSLL): Use do_dsll.
        (DSLLV): Use do_dsllv.
        (DSLLV): Use do_dsllv.
        (DSRA): Use do_dsra.
        (DSRA): Use do_dsra.
        (DSRL): Use do_dsrl.
        (DSRL): Use do_dsrl.
        (DSRLV): Use do_dsrlv.
        (DSRLV): Use do_dsrlv.
        (BC1): Move *vr4100 to get the HACK generator working.
        (BC1): Move *vr4100 to get the HACK generator working.
        (CxC1, DMxC1, MxC1,MACCU,MACCHI,MACCHIU): Rename to
        (CxC1, DMxC1, MxC1,MACCU,MACCHI,MACCHIU): Rename to
        get the HACK generator working.
        get the HACK generator working.
        (MACC) Rename to get the HACK generator working.
        (MACC) Rename to get the HACK generator working.
        (DMACC,MACCS,DMACCS): Add the 64.
        (DMACC,MACCS,DMACCS): Add the 64.
1998-12-12  Gavin Romig-Koch  
1998-12-12  Gavin Romig-Koch  
        * mips.igen (BC1): Renamed to BC1a and BC1b to avoid conflicts.
        * mips.igen (BC1): Renamed to BC1a and BC1b to avoid conflicts.
        * sim-main.h (SizeFGR): Handle TARGET_ENABLE_FR.
        * sim-main.h (SizeFGR): Handle TARGET_ENABLE_FR.
1998-12-11  Gavin Romig-Koch  
1998-12-11  Gavin Romig-Koch  
    * mips/interp.c (DEBUG): Cleanups.
    * mips/interp.c (DEBUG): Cleanups.
1998-12-10  Frank Ch. Eigler  
1998-12-10  Frank Ch. Eigler  
        * dv-tx3904sio.c (tx3904sio_io_read_buffer): Endianness fixes.
        * dv-tx3904sio.c (tx3904sio_io_read_buffer): Endianness fixes.
        (tx3904sio_tickle): fflush after a stdout character output.
        (tx3904sio_tickle): fflush after a stdout character output.
1998-12-03  Frank Ch. Eigler  
1998-12-03  Frank Ch. Eigler  
        * interp.c (sim_close): Uninstall modules.
        * interp.c (sim_close): Uninstall modules.
Wed Nov 25 13:41:03 1998  Andrew Cagney  
Wed Nov 25 13:41:03 1998  Andrew Cagney  
        * sim-main.h, interp.c (sim_monitor): Change to global
        * sim-main.h, interp.c (sim_monitor): Change to global
        function.
        function.
Wed Nov 25 17:33:24 1998  Andrew Cagney  
Wed Nov 25 17:33:24 1998  Andrew Cagney  
        * configure.in (vr4100): Only include vr4100 instructions in
        * configure.in (vr4100): Only include vr4100 instructions in
        simulator.
        simulator.
        * configure: Re-generate.
        * configure: Re-generate.
        * m16.igen (*): Tag all mips16 instructions as also being vr4100.
        * m16.igen (*): Tag all mips16 instructions as also being vr4100.
Mon Nov 23 18:20:36 1998  Andrew Cagney  
Mon Nov 23 18:20:36 1998  Andrew Cagney  
        * Makefile.in (SIM_CFLAGS): Do not define WITH_IGEN.
        * Makefile.in (SIM_CFLAGS): Do not define WITH_IGEN.
        * sim-main.h, sim-main.c, interp.c: Delete #if WITH_IGEN keeping
        * sim-main.h, sim-main.c, interp.c: Delete #if WITH_IGEN keeping
        true alternative.
        true alternative.
        * configure.in (sim_default_gen, sim_use_gen): Replace with
        * configure.in (sim_default_gen, sim_use_gen): Replace with
        sim_gen.
        sim_gen.
        (--enable-sim-igen): Delete config option. Always using IGEN.
        (--enable-sim-igen): Delete config option. Always using IGEN.
        * configure: Re-generate.
        * configure: Re-generate.
        * Makefile.in (gencode): Kill, kill, kill.
        * Makefile.in (gencode): Kill, kill, kill.
        * gencode.c: Ditto.
        * gencode.c: Ditto.
Mon Nov 23 18:07:36 1998  Andrew Cagney  
Mon Nov 23 18:07:36 1998  Andrew Cagney  
        * configure.in: Configure mips64vr4100-elf nee mips64vr41* as a 64
        * configure.in: Configure mips64vr4100-elf nee mips64vr41* as a 64
        bit mips16 igen simulator.
        bit mips16 igen simulator.
        * configure: Re-generate.
        * configure: Re-generate.
        * mips.igen (check_div_hilo, check_mult_hilo, check_mf_hilo): Mark
        * mips.igen (check_div_hilo, check_mult_hilo, check_mf_hilo): Mark
        as part of vr4100 ISA.
        as part of vr4100 ISA.
        * vr.igen: Mark all instructions as 64 bit only.
        * vr.igen: Mark all instructions as 64 bit only.
Mon Nov 23 17:07:37 1998  Andrew Cagney  
Mon Nov 23 17:07:37 1998  Andrew Cagney  
        * interp.c (get_cell, sim_monitor, fetch_str, CoProcPresent):
        * interp.c (get_cell, sim_monitor, fetch_str, CoProcPresent):
        Pacify GCC.
        Pacify GCC.
Mon Nov 23 13:23:40 1998  Andrew Cagney  
Mon Nov 23 13:23:40 1998  Andrew Cagney  
        * configure.in: Configure mips-lsi-elf nee mips*lsi* as a
        * configure.in: Configure mips-lsi-elf nee mips*lsi* as a
        mipsIII/mips16 igen simulator.  Fix sim_gen VS sim_igen typos.
        mipsIII/mips16 igen simulator.  Fix sim_gen VS sim_igen typos.
        * configure: Re-generate.
        * configure: Re-generate.
        * m16.igen (BREAK): Define breakpoint instruction.
        * m16.igen (BREAK): Define breakpoint instruction.
        (JALX32): Mark instruction as mips16 and not r3900.
        (JALX32): Mark instruction as mips16 and not r3900.
        * mips.igen (C.cond.fmt): Fix typo in instruction format.
        * mips.igen (C.cond.fmt): Fix typo in instruction format.
        * sim-main.h (PENDING_FILL): Wrap C statements in do/while.
        * sim-main.h (PENDING_FILL): Wrap C statements in do/while.
Sat Nov  7 09:54:38 1998  Andrew Cagney  
Sat Nov  7 09:54:38 1998  Andrew Cagney  
        * gencode.c (build_instruction - BREAK): For MIPS16, handle BREAK
        * gencode.c (build_instruction - BREAK): For MIPS16, handle BREAK
        insn as a debug breakpoint.
        insn as a debug breakpoint.
        * sim-main.h (PENDING_SLOT_BIT): Fix, was incorrectly defined as
        * sim-main.h (PENDING_SLOT_BIT): Fix, was incorrectly defined as
        pending.slot_size.
        pending.slot_size.
        (PENDING_SCHED): Clean up trace statement.
        (PENDING_SCHED): Clean up trace statement.
        (PENDING_SCHED): Increment PENDING_IN and PENDING_TOTAL.
        (PENDING_SCHED): Increment PENDING_IN and PENDING_TOTAL.
        (PENDING_FILL): Delay write by only one cycle.
        (PENDING_FILL): Delay write by only one cycle.
        (PENDING_FILL): For FSRs, write fmt_uninterpreted to FPR_STATE.
        (PENDING_FILL): For FSRs, write fmt_uninterpreted to FPR_STATE.
        * sim-main.c (pending_tick): Clean up trace statements. Add trace
        * sim-main.c (pending_tick): Clean up trace statements. Add trace
        of pending writes.
        of pending writes.
        (pending_tick): Fix sizes in switch statements, 4 & 8 instead of
        (pending_tick): Fix sizes in switch statements, 4 & 8 instead of
        32 & 64.
        32 & 64.
        (pending_tick): Move incrementing of index to FOR statement.
        (pending_tick): Move incrementing of index to FOR statement.
        (pending_tick): Only update PENDING_OUT after a write has occured.
        (pending_tick): Only update PENDING_OUT after a write has occured.
        * configure.in: Add explicit mips-lsi-* target.  Use gencode to
        * configure.in: Add explicit mips-lsi-* target.  Use gencode to
        build simulator.
        build simulator.
        * configure: Re-generate.
        * configure: Re-generate.
        * interp.c (sim_engine_run OLD): Delete explicit call to
        * interp.c (sim_engine_run OLD): Delete explicit call to
        PENDING_TICK. Now called via ENGINE_ISSUE_PREFIX_HOOK.
        PENDING_TICK. Now called via ENGINE_ISSUE_PREFIX_HOOK.
Sat Oct 30 09:49:10 1998  Frank Ch. Eigler  
Sat Oct 30 09:49:10 1998  Frank Ch. Eigler  
        * dv-tx3904cpu.c (deliver_tx3904cpu_interrupt): Add dummy
        * dv-tx3904cpu.c (deliver_tx3904cpu_interrupt): Add dummy
        interrupt level number to match changed SignalExceptionInterrupt
        interrupt level number to match changed SignalExceptionInterrupt
        macro.
        macro.
Fri Oct  9 18:02:25 1998  Doug Evans  
Fri Oct  9 18:02:25 1998  Doug Evans  
        * interp.c: #include "itable.h" if WITH_IGEN.
        * interp.c: #include "itable.h" if WITH_IGEN.
        (get_insn_name): New function.
        (get_insn_name): New function.
        (sim_open): Initialize CPU_INSN_NAME,CPU_MAX_INSNS.
        (sim_open): Initialize CPU_INSN_NAME,CPU_MAX_INSNS.
        * sim-main.h (MAX_INSNS,INSN_NAME): Delete.
        * sim-main.h (MAX_INSNS,INSN_NAME): Delete.
Mon Sep 14 12:36:44 1998  Frank Ch. Eigler  
Mon Sep 14 12:36:44 1998  Frank Ch. Eigler  
        * configure: Rebuilt to inhale new common/aclocal.m4.
        * configure: Rebuilt to inhale new common/aclocal.m4.
Tue Sep  1 15:39:18 1998  Frank Ch. Eigler  
Tue Sep  1 15:39:18 1998  Frank Ch. Eigler  
        * dv-tx3904sio.c: Include sim-assert.h.
        * dv-tx3904sio.c: Include sim-assert.h.
Tue Aug 25 12:49:46 1998  Frank Ch. Eigler  
Tue Aug 25 12:49:46 1998  Frank Ch. Eigler  
        * dv-tx3904sio.c: New file: tx3904 serial I/O module.
        * dv-tx3904sio.c: New file: tx3904 serial I/O module.
        * configure.in: Add dv-tx3904sio, dv-sockser for tx39 target.
        * configure.in: Add dv-tx3904sio, dv-sockser for tx39 target.
        Reorganize target-specific sim-hardware checks.
        Reorganize target-specific sim-hardware checks.
        * configure: rebuilt.
        * configure: rebuilt.
        * interp.c (sim_open): For tx39 target boards, set
        * interp.c (sim_open): For tx39 target boards, set
        OPERATING_ENVIRONMENT, add tx3904sio devices.
        OPERATING_ENVIRONMENT, add tx3904sio devices.
        * tconfig.in: For tx39 target, set SIM_HANDLES_LMA for loading
        * tconfig.in: For tx39 target, set SIM_HANDLES_LMA for loading
        ROM executables.  Install dv-sockser into sim-modules list.
        ROM executables.  Install dv-sockser into sim-modules list.
        * dv-tx3904irc.c: Compiler warning clean-up.
        * dv-tx3904irc.c: Compiler warning clean-up.
        * dv-tx3904tmr.c: Compiler warning clean-up.  Remove particularly
        * dv-tx3904tmr.c: Compiler warning clean-up.  Remove particularly
        frequent hw-trace messages.
        frequent hw-trace messages.
Fri Jul 31 18:14:16 1998  Andrew Cagney  
Fri Jul 31 18:14:16 1998  Andrew Cagney  
        * vr.igen (MulAcc): Identify as a vr4100 specific function.
        * vr.igen (MulAcc): Identify as a vr4100 specific function.
Sat Jul 25 16:03:14 1998  Andrew Cagney  
Sat Jul 25 16:03:14 1998  Andrew Cagney  
        * Makefile.in (IGEN_INCLUDE): Add vr.igen.
        * Makefile.in (IGEN_INCLUDE): Add vr.igen.
        * vr.igen: New file.
        * vr.igen: New file.
        (MAC/MADD16, DMAC/DMADD16): Implement using code from gencode.c.
        (MAC/MADD16, DMAC/DMADD16): Implement using code from gencode.c.
        * mips.igen: Define vr4100 model. Include vr.igen.
        * mips.igen: Define vr4100 model. Include vr.igen.
Mon Jun 29 09:21:07 1998  Gavin Koch  
Mon Jun 29 09:21:07 1998  Gavin Koch  
        * mips.igen (check_mf_hilo): Correct check.
        * mips.igen (check_mf_hilo): Correct check.
Wed Jun 17 12:20:49 1998  Andrew Cagney  
Wed Jun 17 12:20:49 1998  Andrew Cagney  
        * sim-main.h (interrupt_event): Add prototype.
        * sim-main.h (interrupt_event): Add prototype.
        * dv-tx3904tmr.c (tx3904tmr_io_write_buffer): Delete unused
        * dv-tx3904tmr.c (tx3904tmr_io_write_buffer): Delete unused
        register_ptr, register_value.
        register_ptr, register_value.
        (deliver_tx3904tmr_tick): Fix types passed to printf fmt.
        (deliver_tx3904tmr_tick): Fix types passed to printf fmt.
        * sim-main.h (tracefh): Make extern.
        * sim-main.h (tracefh): Make extern.
Tue Jun 16 14:39:00 1998  Frank Ch. Eigler  
Tue Jun 16 14:39:00 1998  Frank Ch. Eigler  
        * dv-tx3904tmr.c: Deschedule timer event after dispatching.
        * dv-tx3904tmr.c: Deschedule timer event after dispatching.
        Reduce unnecessarily high timer event frequency.
        Reduce unnecessarily high timer event frequency.
        * dv-tx3904cpu.c: Ditto for interrupt event.
        * dv-tx3904cpu.c: Ditto for interrupt event.
Wed Jun 10 13:22:32 1998  Frank Ch. Eigler  
Wed Jun 10 13:22:32 1998  Frank Ch. Eigler  
        * interp.c (decode_coproc): For TX39, add stub COP0 register #7,
        * interp.c (decode_coproc): For TX39, add stub COP0 register #7,
        to allay warnings.
        to allay warnings.
        (interrupt_event): Made non-static.
        (interrupt_event): Made non-static.
        * dv-tx3904tmr.c (deliver_tx3904tmr_tick): Correct accidental
        * dv-tx3904tmr.c (deliver_tx3904tmr_tick): Correct accidental
        interchange of configuration values for external vs. internal
        interchange of configuration values for external vs. internal
        clock dividers.
        clock dividers.
Tue Jun  9 12:46:24 1998  Ian Carmichael  
Tue Jun  9 12:46:24 1998  Ian Carmichael  
        * mips.igen (BREAK): Moved code to here for
        * mips.igen (BREAK): Moved code to here for
        simulator-reserved break instructions.
        simulator-reserved break instructions.
        * gencode.c (build_instruction): Ditto.
        * gencode.c (build_instruction): Ditto.
        * interp.c (signal_exception): Code moved from here.  Non-
        * interp.c (signal_exception): Code moved from here.  Non-
        reserved instructions now use exception vector, rather
        reserved instructions now use exception vector, rather
        than halting sim.
        than halting sim.
        * sim-main.h: Moved magic constants to here.
        * sim-main.h: Moved magic constants to here.
Tue Jun  9 12:29:50 1998  Frank Ch. Eigler  
Tue Jun  9 12:29:50 1998  Frank Ch. Eigler  
        * dv-tx3904cpu.c (deliver_*_interrupt,*_port_event): Set the CAUSE
        * dv-tx3904cpu.c (deliver_*_interrupt,*_port_event): Set the CAUSE
        register upon non-zero interrupt event level, clear upon zero
        register upon non-zero interrupt event level, clear upon zero
        event value.
        event value.
        * dv-tx3904irc.c (*_port_event): Handle deactivated interrupt signal
        * dv-tx3904irc.c (*_port_event): Handle deactivated interrupt signal
        by passing zero event value.
        by passing zero event value.
        (*_io_{read,write}_buffer): Endianness fixes.
        (*_io_{read,write}_buffer): Endianness fixes.
        * dv-tx3904tmr.c (*_io_{read,write}_buffer): Endianness fixes.
        * dv-tx3904tmr.c (*_io_{read,write}_buffer): Endianness fixes.
        (deliver_*_tick): Reduce sim event interval to 75% of count interval.
        (deliver_*_tick): Reduce sim event interval to 75% of count interval.
        * interp.c (sim_open): Added jmr3904pal board type that adds PAL-based
        * interp.c (sim_open): Added jmr3904pal board type that adds PAL-based
        serial I/O and timer module at base address 0xFFFF0000.
        serial I/O and timer module at base address 0xFFFF0000.
Tue Jun  9 11:52:29 1998  Gavin Koch  
Tue Jun  9 11:52:29 1998  Gavin Koch  
        * mips.igen (SWC1) : Correct the handling of ReverseEndian
        * mips.igen (SWC1) : Correct the handling of ReverseEndian
        and BigEndianCPU.
        and BigEndianCPU.
Tue Jun  9 11:40:57 1998  Gavin Koch  
Tue Jun  9 11:40:57 1998  Gavin Koch  
        * configure.in (mips_fpu_bitsize) : Set this correctly for 32-bit mips
        * configure.in (mips_fpu_bitsize) : Set this correctly for 32-bit mips
        parts.
        parts.
        * configure: Update.
        * configure: Update.
Thu Jun  4 15:37:33 1998  Frank Ch. Eigler  
Thu Jun  4 15:37:33 1998  Frank Ch. Eigler  
        * dv-tx3904tmr.c: New file - implements tx3904 timer.
        * dv-tx3904tmr.c: New file - implements tx3904 timer.
        * dv-tx3904{irc,cpu}.c: Mild reformatting.
        * dv-tx3904{irc,cpu}.c: Mild reformatting.
        * configure.in: Include tx3904tmr in hw_device list.
        * configure.in: Include tx3904tmr in hw_device list.
        * configure: Rebuilt.
        * configure: Rebuilt.
        * interp.c (sim_open): Instantiate three timer instances.
        * interp.c (sim_open): Instantiate three timer instances.
        Fix address typo of tx3904irc instance.
        Fix address typo of tx3904irc instance.
Tue Jun  2 15:48:02 1998  Ian Carmichael  
Tue Jun  2 15:48:02 1998  Ian Carmichael  
        * interp.c (signal_exception): SystemCall exception now uses
        * interp.c (signal_exception): SystemCall exception now uses
        the exception vector.
        the exception vector.
Mon Jun  1 18:18:26 1998  Frank Ch. Eigler  
Mon Jun  1 18:18:26 1998  Frank Ch. Eigler  
        * interp.c (decode_coproc): For TX39, add stub COP0 register #3,
        * interp.c (decode_coproc): For TX39, add stub COP0 register #3,
        to allay warnings.
        to allay warnings.
Fri May 29 11:40:39 1998  Andrew Cagney  
Fri May 29 11:40:39 1998  Andrew Cagney  
        * configure.in (sim_igen_filter): Match mips*tx39 not mipst*tx39.
        * configure.in (sim_igen_filter): Match mips*tx39 not mipst*tx39.
Mon May 25 20:47:45 1998  Andrew Cagney  
Mon May 25 20:47:45 1998  Andrew Cagney  
        * dv-tx3904cpu.c, dv-tx3904irc.c: Rename *_callback to *_method.
        * dv-tx3904cpu.c, dv-tx3904irc.c: Rename *_callback to *_method.
        * dv-tx3904cpu.c, dv-tx3904irc.c: Include hw-main.h and
        * dv-tx3904cpu.c, dv-tx3904irc.c: Include hw-main.h and
        sim-main.h. Declare a struct hw_descriptor instead of struct
        sim-main.h. Declare a struct hw_descriptor instead of struct
        hw_device_descriptor.
        hw_device_descriptor.
Mon May 25 12:41:38 1998  Andrew Cagney  
Mon May 25 12:41:38 1998  Andrew Cagney  
        * mips.igen (do_store_left, do_load_left): Compute nr of left and
        * mips.igen (do_store_left, do_load_left): Compute nr of left and
        right bits and then re-align left hand bytes to correct byte
        right bits and then re-align left hand bytes to correct byte
        lanes.  Fix incorrect computation in do_store_left when loading
        lanes.  Fix incorrect computation in do_store_left when loading
        bytes from second word.
        bytes from second word.
Fri May 22 13:34:20 1998  Andrew Cagney  
Fri May 22 13:34:20 1998  Andrew Cagney  
        * configure.in (SIM_AC_OPTION_HARDWARE): Only enable when tx3904.
        * configure.in (SIM_AC_OPTION_HARDWARE): Only enable when tx3904.
        * interp.c (sim_open): Only create a device tree when HW is
        * interp.c (sim_open): Only create a device tree when HW is
        enabled.
        enabled.
        * dv-tx3904irc.c (tx3904irc_finish): Pacify GCC.
        * dv-tx3904irc.c (tx3904irc_finish): Pacify GCC.
        * interp.c (signal_exception): Ditto.
        * interp.c (signal_exception): Ditto.
Thu May 21 14:24:11 1998  Gavin Koch  
Thu May 21 14:24:11 1998  Gavin Koch  
        * gencode.c: Mark BEGEZALL as LIKELY.
        * gencode.c: Mark BEGEZALL as LIKELY.
Thu May 21 18:57:19 1998  Andrew Cagney  
Thu May 21 18:57:19 1998  Andrew Cagney  
        * sim-main.h (ALU32_END): Sign extend 32 bit results.
        * sim-main.h (ALU32_END): Sign extend 32 bit results.
        * mips.igen (ADD, SUB, ADDI, DADD, DSUB): Trace.
        * mips.igen (ADD, SUB, ADDI, DADD, DSUB): Trace.
Mon May 18 18:22:42 1998  Frank Ch. Eigler  
Mon May 18 18:22:42 1998  Frank Ch. Eigler  
        * configure.in (SIM_AC_OPTION_HARDWARE): Added common hardware
        * configure.in (SIM_AC_OPTION_HARDWARE): Added common hardware
        modules.  Recognize TX39 target with "mips*tx39" pattern.
        modules.  Recognize TX39 target with "mips*tx39" pattern.
        * configure: Rebuilt.
        * configure: Rebuilt.
        * sim-main.h (*): Added many macros defining bits in
        * sim-main.h (*): Added many macros defining bits in
        TX39 control registers.
        TX39 control registers.
        (SignalInterrupt): Send actual PC instead of NULL.
        (SignalInterrupt): Send actual PC instead of NULL.
        (SignalNMIReset): New exception type.
        (SignalNMIReset): New exception type.
        * interp.c (board): New variable for future use to identify
        * interp.c (board): New variable for future use to identify
        a particular board being simulated.
        a particular board being simulated.
        (mips_option_handler,mips_options): Added "--board" option.
        (mips_option_handler,mips_options): Added "--board" option.
        (interrupt_event): Send actual PC.
        (interrupt_event): Send actual PC.
        (sim_open): Make memory layout conditional on board setting.
        (sim_open): Make memory layout conditional on board setting.
        (signal_exception): Initial implementation of hardware interrupt
        (signal_exception): Initial implementation of hardware interrupt
        handling.  Accept another break instruction variant for simulator
        handling.  Accept another break instruction variant for simulator
        exit.
        exit.
        (decode_coproc): Implement RFE instruction for TX39.
        (decode_coproc): Implement RFE instruction for TX39.
        (mips.igen): Decode RFE instruction as such.
        (mips.igen): Decode RFE instruction as such.
        * configure.in (tx3904cpu,tx3904irc): Added devices for tx3904.
        * configure.in (tx3904cpu,tx3904irc): Added devices for tx3904.
        * interp.c: Define "jmr3904" and "jmr3904debug" board types and
        * interp.c: Define "jmr3904" and "jmr3904debug" board types and
        bbegin to implement memory map.
        bbegin to implement memory map.
        * dv-tx3904cpu.c: New file.
        * dv-tx3904cpu.c: New file.
        * dv-tx3904irc.c: New file.
        * dv-tx3904irc.c: New file.
Wed May 13 14:40:11 1998  Gavin Koch  
Wed May 13 14:40:11 1998  Gavin Koch  
        * mips.igen (check_mt_hilo): Create a separate r3900 version.
        * mips.igen (check_mt_hilo): Create a separate r3900 version.
Wed May 13 14:11:46 1998  Gavin Koch  
Wed May 13 14:11:46 1998  Gavin Koch  
        * tx.igen (madd,maddu):  Replace calls to check_op_hilo
        * tx.igen (madd,maddu):  Replace calls to check_op_hilo
        with calls to check_div_hilo.
        with calls to check_div_hilo.
Wed May 13 09:59:27 1998  Gavin Koch  
Wed May 13 09:59:27 1998  Gavin Koch  
        * mips/mips.igen (check_op_hilo,check_mult_hilo,check_div_hilo):
        * mips/mips.igen (check_op_hilo,check_mult_hilo,check_div_hilo):
        Replace check_op_hilo with check_mult_hilo and check_div_hilo.
        Replace check_op_hilo with check_mult_hilo and check_div_hilo.
        Add special r3900 version of do_mult_hilo.
        Add special r3900 version of do_mult_hilo.
        (do_dmultx,do_mult,do_multu): Replace calls to check_op_hilo
        (do_dmultx,do_mult,do_multu): Replace calls to check_op_hilo
        with calls to check_mult_hilo.
        with calls to check_mult_hilo.
        (do_ddiv,do_ddivu,do_div,do_divu): Replace calls to check_op_hilo
        (do_ddiv,do_ddivu,do_div,do_divu): Replace calls to check_op_hilo
        with calls to check_div_hilo.
        with calls to check_div_hilo.
Tue May 12 15:22:11 1998  Andrew Cagney  
Tue May 12 15:22:11 1998  Andrew Cagney  
        * configure.in (SUBTARGET_R3900): Define for mipstx39 target.
        * configure.in (SUBTARGET_R3900): Define for mipstx39 target.
        Document a replacement.
        Document a replacement.
Fri May  8 17:48:19 1998  Ian Carmichael  
Fri May  8 17:48:19 1998  Ian Carmichael  
        * interp.c (sim_monitor): Make mon_printf work.
        * interp.c (sim_monitor): Make mon_printf work.
Wed May  6 19:42:19 1998  Doug Evans  
Wed May  6 19:42:19 1998  Doug Evans  
        * sim-main.h (INSN_NAME): New arg `cpu'.
        * sim-main.h (INSN_NAME): New arg `cpu'.
Tue Apr 28 18:33:31 1998  Geoffrey Noer  
Tue Apr 28 18:33:31 1998  Geoffrey Noer  
        * configure: Regenerated to track ../common/aclocal.m4 changes.
        * configure: Regenerated to track ../common/aclocal.m4 changes.
Sun Apr 26 15:31:55 1998  Tom Tromey  
Sun Apr 26 15:31:55 1998  Tom Tromey  
        * configure: Regenerated to track ../common/aclocal.m4 changes.
        * configure: Regenerated to track ../common/aclocal.m4 changes.
        * config.in: Ditto.
        * config.in: Ditto.
Sun Apr 26 15:20:01 1998  Tom Tromey  
Sun Apr 26 15:20:01 1998  Tom Tromey  
        * acconfig.h: New file.
        * acconfig.h: New file.
        * configure.in: Reverted change of Apr 24; use sinclude again.
        * configure.in: Reverted change of Apr 24; use sinclude again.
Fri Apr 24 14:16:40 1998  Tom Tromey  
Fri Apr 24 14:16:40 1998  Tom Tromey  
        * configure: Regenerated to track ../common/aclocal.m4 changes.
        * configure: Regenerated to track ../common/aclocal.m4 changes.
        * config.in: Ditto.
        * config.in: Ditto.
Fri Apr 24 11:19:20 1998  Tom Tromey  
Fri Apr 24 11:19:20 1998  Tom Tromey  
        * configure.in: Don't call sinclude.
        * configure.in: Don't call sinclude.
Fri Apr 24 11:35:01 1998  Andrew Cagney  
Fri Apr 24 11:35:01 1998  Andrew Cagney  
        * mips.igen (do_store_left): Pass 0 not NULL to store_memory.
        * mips.igen (do_store_left): Pass 0 not NULL to store_memory.
Tue Apr 21 11:59:50 1998  Andrew Cagney  
Tue Apr 21 11:59:50 1998  Andrew Cagney  
        * mips.igen (ERET): Implement.
        * mips.igen (ERET): Implement.
        * interp.c (decode_coproc): Return sign-extended EPC.
        * interp.c (decode_coproc): Return sign-extended EPC.
        * mips.igen (ANDI, LUI, MFC0): Add tracing code.
        * mips.igen (ANDI, LUI, MFC0): Add tracing code.
        * interp.c (signal_exception): Do not ignore Trap.
        * interp.c (signal_exception): Do not ignore Trap.
        (signal_exception): On TRAP, restart at exception address.
        (signal_exception): On TRAP, restart at exception address.
        (HALT_INSTRUCTION, HALT_INSTRUCTION_MASK): Define.
        (HALT_INSTRUCTION, HALT_INSTRUCTION_MASK): Define.
        (signal_exception): Update.
        (signal_exception): Update.
        (sim_open): Patch V_COMMON interrupt vector with an abort sequence
        (sim_open): Patch V_COMMON interrupt vector with an abort sequence
        so that TRAP instructions are caught.
        so that TRAP instructions are caught.
Mon Apr 20 11:26:55 1998  Andrew Cagney  
Mon Apr 20 11:26:55 1998  Andrew Cagney  
        * sim-main.h (struct hilo_access, struct hilo_history): Define,
        * sim-main.h (struct hilo_access, struct hilo_history): Define,
        contains HI/LO access history.
        contains HI/LO access history.
        (struct _sim_cpu): Make hiaccess and loaccess of type hilo_access.
        (struct _sim_cpu): Make hiaccess and loaccess of type hilo_access.
        (HIACCESS, LOACCESS): Delete, replace with
        (HIACCESS, LOACCESS): Delete, replace with
        (HIHISTORY, LOHISTORY): New macros.
        (HIHISTORY, LOHISTORY): New macros.
        (CHECKHILO): Delete all, moved to mips.igen
        (CHECKHILO): Delete all, moved to mips.igen
        * gencode.c (build_instruction): Do not generate checks for
        * gencode.c (build_instruction): Do not generate checks for
        correct HI/LO register usage.
        correct HI/LO register usage.
        * interp.c (old_engine_run): Delete checks for correct HI/LO
        * interp.c (old_engine_run): Delete checks for correct HI/LO
        register usage.
        register usage.
        * mips.igen (check_mt_hilo, check_mf_hilo, check_op_hilo,
        * mips.igen (check_mt_hilo, check_mf_hilo, check_op_hilo,
        check_mf_cycles): New functions.
        check_mf_cycles): New functions.
        (do_mfhi, do_mflo, "mthi", "mtlo", do_ddiv, do_ddivu, do_div,
        (do_mfhi, do_mflo, "mthi", "mtlo", do_ddiv, do_ddivu, do_div,
        do_divu, domultx, do_mult, do_multu): Use.
        do_divu, domultx, do_mult, do_multu): Use.
        * tx.igen ("madd", "maddu"): Use.
        * tx.igen ("madd", "maddu"): Use.
Wed Apr 15 18:31:54 1998  Andrew Cagney  
Wed Apr 15 18:31:54 1998  Andrew Cagney  
        * mips.igen (DSRAV): Use function do_dsrav.
        * mips.igen (DSRAV): Use function do_dsrav.
        (SRAV): Use new function do_srav.
        (SRAV): Use new function do_srav.
        * m16.igen (BEQZ, BNEZ): Compare GPR[TRX] not GPR[RX].
        * m16.igen (BEQZ, BNEZ): Compare GPR[TRX] not GPR[RX].
        (B): Sign extend 11 bit immediate.
        (B): Sign extend 11 bit immediate.
        (EXT-B*): Shift 16 bit immediate left by 1.
        (EXT-B*): Shift 16 bit immediate left by 1.
        (ADDIU*): Don't sign extend immediate value.
        (ADDIU*): Don't sign extend immediate value.
Wed Apr 15 10:32:15 1998  Andrew Cagney  
Wed Apr 15 10:32:15 1998  Andrew Cagney  
        * m16run.c (sim_engine_run): Restore CIA after handling an event.
        * m16run.c (sim_engine_run): Restore CIA after handling an event.
        * sim-main.h (DELAY_SLOT, NULLIFY_NEXT_INSTRUCTION): For IGEN, use
        * sim-main.h (DELAY_SLOT, NULLIFY_NEXT_INSTRUCTION): For IGEN, use
        functions.
        functions.
        * mips.igen (delayslot32, nullify_next_insn): New functions.
        * mips.igen (delayslot32, nullify_next_insn): New functions.
        (m16.igen): Always include.
        (m16.igen): Always include.
        (do_*): Add more tracing.
        (do_*): Add more tracing.
        * m16.igen (delayslot16): Add NIA argument, could be called by a
        * m16.igen (delayslot16): Add NIA argument, could be called by a
        32 bit MIPS16 instruction.
        32 bit MIPS16 instruction.
        * interp.c (ifetch16): Move function from here.
        * interp.c (ifetch16): Move function from here.
        * sim-main.c (ifetch16): To here.
        * sim-main.c (ifetch16): To here.
        * sim-main.c (ifetch16, ifetch32): Update to match current
        * sim-main.c (ifetch16, ifetch32): Update to match current
        implementations of LH, LW.
        implementations of LH, LW.
        (signal_exception): Don't print out incorrect hex value of illegal
        (signal_exception): Don't print out incorrect hex value of illegal
        instruction.
        instruction.
Wed Apr 15 00:17:25 1998  Andrew Cagney  
Wed Apr 15 00:17:25 1998  Andrew Cagney  
        * m16run.c (sim_engine_run): Use IMEM16 and IMEM32 to fetch an
        * m16run.c (sim_engine_run): Use IMEM16 and IMEM32 to fetch an
        instruction.
        instruction.
        * m16.igen: Implement MIPS16 instructions.
        * m16.igen: Implement MIPS16 instructions.
        * mips.igen (do_addiu, do_addu, do_and, do_daddiu, do_daddu,
        * mips.igen (do_addiu, do_addu, do_and, do_daddiu, do_daddu,
        do_ddiv, do_ddivu, do_div, do_divu, do_dmultx, do_dmultu, do_srav,
        do_ddiv, do_ddivu, do_div, do_divu, do_dmultx, do_dmultu, do_srav,
        do_dsubu, do_mfhi, do_mflo, do_mult, do_multu, do_nor, do_or,
        do_dsubu, do_mfhi, do_mflo, do_mult, do_multu, do_nor, do_or,
        do_sll, do_sllv, do_slt, do_slti, do_sltiu, do_sltu, do_sra,
        do_sll, do_sllv, do_slt, do_slti, do_sltiu, do_sltu, do_sra,
        do_srl, do_srlv, do_subu, do_xor, do_xori): New functions.  Move
        do_srl, do_srlv, do_subu, do_xor, do_xori): New functions.  Move
        bodies of corresponding code from 32 bit insn to these.  Also used
        bodies of corresponding code from 32 bit insn to these.  Also used
        by MIPS16 versions of functions.
        by MIPS16 versions of functions.
        * sim-main.h (RAIDX, T8IDX, T8, SPIDX): Define.
        * sim-main.h (RAIDX, T8IDX, T8, SPIDX): Define.
        (IMEM16): Drop NR argument from macro.
        (IMEM16): Drop NR argument from macro.
Sat Apr  4 22:39:50 1998  Andrew Cagney  
Sat Apr  4 22:39:50 1998  Andrew Cagney  
        * Makefile.in (SIM_OBJS): Add sim-main.o.
        * Makefile.in (SIM_OBJS): Add sim-main.o.
        * sim-main.h (address_translation, load_memory, store_memory,
        * sim-main.h (address_translation, load_memory, store_memory,
        cache_op, sync_operation, prefetch, ifetch32, pending_tick): Mark
        cache_op, sync_operation, prefetch, ifetch32, pending_tick): Mark
        as INLINE_SIM_MAIN.
        as INLINE_SIM_MAIN.
        (pr_addr, pr_uword64): Declare.
        (pr_addr, pr_uword64): Declare.
        (sim-main.c): Include when H_REVEALS_MODULE_P.
        (sim-main.c): Include when H_REVEALS_MODULE_P.
        * interp.c (address_translation, load_memory, store_memory,
        * interp.c (address_translation, load_memory, store_memory,
        cache_op, sync_operation, prefetch, ifetch32, pending_tick): Move
        cache_op, sync_operation, prefetch, ifetch32, pending_tick): Move
        from here.
        from here.
        * sim-main.c: To here. Fix compilation problems.
        * sim-main.c: To here. Fix compilation problems.
        * configure.in: Enable inlining.
        * configure.in: Enable inlining.
        * configure: Re-config.
        * configure: Re-config.
Sat Apr  4 20:36:25 1998  Andrew Cagney  
Sat Apr  4 20:36:25 1998  Andrew Cagney  
        * configure: Regenerated to track ../common/aclocal.m4 changes.
        * configure: Regenerated to track ../common/aclocal.m4 changes.
Fri Apr  3 04:32:35 1998  Andrew Cagney  
Fri Apr  3 04:32:35 1998  Andrew Cagney  
        * mips.igen: Include tx.igen.
        * mips.igen: Include tx.igen.
        * Makefile.in (IGEN_INCLUDE): Add tx.igen.
        * Makefile.in (IGEN_INCLUDE): Add tx.igen.
        * tx.igen: New file, contains MADD and MADDU.
        * tx.igen: New file, contains MADD and MADDU.
        * interp.c (load_memory): When shifting bytes, use LOADDRMASK not
        * interp.c (load_memory): When shifting bytes, use LOADDRMASK not
        the hardwired constant `7'.
        the hardwired constant `7'.
        (store_memory): Ditto.
        (store_memory): Ditto.
        (LOADDRMASK): Move definition to sim-main.h.
        (LOADDRMASK): Move definition to sim-main.h.
        mips.igen (MTC0): Enable for r3900.
        mips.igen (MTC0): Enable for r3900.
        (ADDU): Add trace.
        (ADDU): Add trace.
        mips.igen (do_load_byte): Delete.
        mips.igen (do_load_byte): Delete.
        (do_load, do_store, do_load_left, do_load_write, do_store_left,
        (do_load, do_store, do_load_left, do_load_write, do_store_left,
        do_store_right): New functions.
        do_store_right): New functions.
        (SW*, LW*, SD*, LD*, SH, LH, SB, LB): Use.
        (SW*, LW*, SD*, LD*, SH, LH, SB, LB): Use.
        configure.in: Let the tx39 use igen again.
        configure.in: Let the tx39 use igen again.
        configure: Update.
        configure: Update.
Thu Apr  2 10:59:39 1998  Andrew Cagney  
Thu Apr  2 10:59:39 1998  Andrew Cagney  
        * interp.c (sim_monitor): get_mem_info returns a 4 byte quantity,
        * interp.c (sim_monitor): get_mem_info returns a 4 byte quantity,
        not an address sized quantity.  Return zero for cache sizes.
        not an address sized quantity.  Return zero for cache sizes.
Wed Apr  1 23:47:53 1998  Andrew Cagney  
Wed Apr  1 23:47:53 1998  Andrew Cagney  
        * mips.igen (r3900): r3900 does not support 64 bit integer
        * mips.igen (r3900): r3900 does not support 64 bit integer
        operations.
        operations.
Mon Mar 30 14:46:05 1998  Gavin Koch  
Mon Mar 30 14:46:05 1998  Gavin Koch  
        * configure.in (mipstx39*-*-*): Use gencode simulator rather
        * configure.in (mipstx39*-*-*): Use gencode simulator rather
        than igen one.
        than igen one.
        * configure : Rebuild.
        * configure : Rebuild.
Fri Mar 27 16:15:52 1998  Andrew Cagney  
Fri Mar 27 16:15:52 1998  Andrew Cagney  
        * configure: Regenerated to track ../common/aclocal.m4 changes.
        * configure: Regenerated to track ../common/aclocal.m4 changes.
Fri Mar 27 15:01:50 1998  Andrew Cagney  
Fri Mar 27 15:01:50 1998  Andrew Cagney  
        * interp.c (mips_option_handler): Iterate over MAX_NR_PROCESSORS.
        * interp.c (mips_option_handler): Iterate over MAX_NR_PROCESSORS.
Wed Mar 25 16:44:27 1998  Ian Carmichael  
Wed Mar 25 16:44:27 1998  Ian Carmichael  
        * configure: Regenerated to track ../common/aclocal.m4 changes.
        * configure: Regenerated to track ../common/aclocal.m4 changes.
        * config.in: Regenerated to track ../common/aclocal.m4 changes.
        * config.in: Regenerated to track ../common/aclocal.m4 changes.
Wed Mar 25 12:35:29 1998  Andrew Cagney  
Wed Mar 25 12:35:29 1998  Andrew Cagney  
        * configure: Regenerated to track ../common/aclocal.m4 changes.
        * configure: Regenerated to track ../common/aclocal.m4 changes.
Wed Mar 25 10:05:46 1998  Andrew Cagney  
Wed Mar 25 10:05:46 1998  Andrew Cagney  
        * interp.c (Max, Min): Comment out functions. Not yet used.
        * interp.c (Max, Min): Comment out functions. Not yet used.
Wed Mar 18 12:38:12 1998  Andrew Cagney  
Wed Mar 18 12:38:12 1998  Andrew Cagney  
        * configure: Regenerated to track ../common/aclocal.m4 changes.
        * configure: Regenerated to track ../common/aclocal.m4 changes.
Tue Mar 17 19:05:20 1998  Frank Ch. Eigler  
Tue Mar 17 19:05:20 1998  Frank Ch. Eigler  
        * Makefile.in (MIPS_EXTRA_LIBS, SIM_EXTRA_LIBS): Added
        * Makefile.in (MIPS_EXTRA_LIBS, SIM_EXTRA_LIBS): Added
        configurable settings for stand-alone simulator.
        configurable settings for stand-alone simulator.
        * configure.in: Added X11 search, just in case.
        * configure.in: Added X11 search, just in case.
        * configure: Regenerated.
        * configure: Regenerated.
Wed Mar 11 14:09:10 1998  Andrew Cagney  
Wed Mar 11 14:09:10 1998  Andrew Cagney  
        * interp.c (sim_write, sim_read, load_memory, store_memory):
        * interp.c (sim_write, sim_read, load_memory, store_memory):
        Replace sim_core_*_map with read_map, write_map, exec_map resp.
        Replace sim_core_*_map with read_map, write_map, exec_map resp.
Tue Mar  3 13:58:43 1998  Andrew Cagney  
Tue Mar  3 13:58:43 1998  Andrew Cagney  
        * sim-main.h (GETFCC): Return an unsigned value.
        * sim-main.h (GETFCC): Return an unsigned value.
Tue Mar  3 13:21:37 1998  Andrew Cagney  
Tue Mar  3 13:21:37 1998  Andrew Cagney  
        * mips.igen (DIV): Fix check for -1 / MIN_INT.
        * mips.igen (DIV): Fix check for -1 / MIN_INT.
        (DADD): Result destination is RD not RT.
        (DADD): Result destination is RD not RT.
Fri Feb 27 13:49:49 1998  Andrew Cagney  
Fri Feb 27 13:49:49 1998  Andrew Cagney  
        * sim-main.h (HIACCESS, LOACCESS): Always define.
        * sim-main.h (HIACCESS, LOACCESS): Always define.
        * mdmx.igen (Maxi, Mini): Rename Max, Min.
        * mdmx.igen (Maxi, Mini): Rename Max, Min.
        * interp.c (sim_info): Delete.
        * interp.c (sim_info): Delete.
Fri Feb 27 18:41:01 1998  Doug Evans  
Fri Feb 27 18:41:01 1998  Doug Evans  
        * interp.c (DECLARE_OPTION_HANDLER): Use it.
        * interp.c (DECLARE_OPTION_HANDLER): Use it.
        (mips_option_handler): New argument `cpu'.
        (mips_option_handler): New argument `cpu'.
        (sim_open): Update call to sim_add_option_table.
        (sim_open): Update call to sim_add_option_table.
Wed Feb 25 18:56:22 1998  Andrew Cagney  
Wed Feb 25 18:56:22 1998  Andrew Cagney  
        * mips.igen (CxC1): Add tracing.
        * mips.igen (CxC1): Add tracing.
Fri Feb 20 17:43:21 1998  Andrew Cagney  
Fri Feb 20 17:43:21 1998  Andrew Cagney  
        * sim-main.h (Max, Min): Declare.
        * sim-main.h (Max, Min): Declare.
        * interp.c (Max, Min): New functions.
        * interp.c (Max, Min): New functions.
        * mips.igen (BC1): Add tracing.
        * mips.igen (BC1): Add tracing.
Thu Feb 19 14:50:00 1998  John Metzler  
Thu Feb 19 14:50:00 1998  John Metzler  
        * interp.c Added memory map for stack in vr4100
        * interp.c Added memory map for stack in vr4100
Thu Feb 19 10:21:21 1998  Gavin Koch  
Thu Feb 19 10:21:21 1998  Gavin Koch  
        * interp.c (load_memory): Add missing "break"'s.
        * interp.c (load_memory): Add missing "break"'s.
Tue Feb 17 12:45:35 1998  Andrew Cagney  
Tue Feb 17 12:45:35 1998  Andrew Cagney  
        * interp.c (sim_store_register, sim_fetch_register): Pass in
        * interp.c (sim_store_register, sim_fetch_register): Pass in
        length parameter.  Return -1.
        length parameter.  Return -1.
Tue Feb 10 11:57:40 1998  Ian Carmichael  
Tue Feb 10 11:57:40 1998  Ian Carmichael  
        * interp.c: Added hardware init hook, fixed warnings.
        * interp.c: Added hardware init hook, fixed warnings.
Sat Feb  7 17:16:20 1998  Andrew Cagney  
Sat Feb  7 17:16:20 1998  Andrew Cagney  
        * Makefile.in (itable.h itable.c): Depend on SIM_@sim_gen@_ALL.
        * Makefile.in (itable.h itable.c): Depend on SIM_@sim_gen@_ALL.
Tue Feb  3 11:36:02 1998  Andrew Cagney  
Tue Feb  3 11:36:02 1998  Andrew Cagney  
        * interp.c (ifetch16): New function.
        * interp.c (ifetch16): New function.
        * sim-main.h (IMEM32): Rename IMEM.
        * sim-main.h (IMEM32): Rename IMEM.
        (IMEM16_IMMED): Define.
        (IMEM16_IMMED): Define.
        (IMEM16): Define.
        (IMEM16): Define.
        (DELAY_SLOT): Update.
        (DELAY_SLOT): Update.
        * m16run.c (sim_engine_run): New file.
        * m16run.c (sim_engine_run): New file.
        * m16.igen: All instructions except LB.
        * m16.igen: All instructions except LB.
        (LB): Call do_load_byte.
        (LB): Call do_load_byte.
        * mips.igen (do_load_byte): New function.
        * mips.igen (do_load_byte): New function.
        (LB): Call do_load_byte.
        (LB): Call do_load_byte.
        * mips.igen: Move spec for insn bit size and high bit from here.
        * mips.igen: Move spec for insn bit size and high bit from here.
        * Makefile.in (tmp-igen, tmp-m16): To here.
        * Makefile.in (tmp-igen, tmp-m16): To here.
        * m16.dc: New file, decode mips16 instructions.
        * m16.dc: New file, decode mips16 instructions.
        * Makefile.in (SIM_NO_ALL): Define.
        * Makefile.in (SIM_NO_ALL): Define.
        (tmp-m16): Generate both 16 bit and 32 bit simulator engines.
        (tmp-m16): Generate both 16 bit and 32 bit simulator engines.
Tue Feb  3 11:28:00 1998  Andrew Cagney  
Tue Feb  3 11:28:00 1998  Andrew Cagney  
        * configure.in (mips_fpu_bitsize): For tx39, restrict floating
        * configure.in (mips_fpu_bitsize): For tx39, restrict floating
        point unit to 32 bit registers.
        point unit to 32 bit registers.
        * configure: Re-generate.
        * configure: Re-generate.
Sun Feb  1 15:47:14 1998  Andrew Cagney  
Sun Feb  1 15:47:14 1998  Andrew Cagney  
        * configure.in (sim_use_gen): Make IGEN the default simulator
        * configure.in (sim_use_gen): Make IGEN the default simulator
        generator for generic 32 and 64 bit mips targets.
        generator for generic 32 and 64 bit mips targets.
        * configure: Re-generate.
        * configure: Re-generate.
Sun Feb  1 16:52:37 1998  Andrew Cagney  
Sun Feb  1 16:52:37 1998  Andrew Cagney  
        * sim-main.h (SizeFGR): Determine from floating-point and not gpr
        * sim-main.h (SizeFGR): Determine from floating-point and not gpr
        bitsize.
        bitsize.
        * interp.c (sim_fetch_register, sim_store_register): Read/write
        * interp.c (sim_fetch_register, sim_store_register): Read/write
        FGR from correct location.
        FGR from correct location.
        (sim_open): Set size of FGR's according to
        (sim_open): Set size of FGR's according to
        WITH_TARGET_FLOATING_POINT_BITSIZE.
        WITH_TARGET_FLOATING_POINT_BITSIZE.
        * sim-main.h (FGR): Store floating point registers in a separate
        * sim-main.h (FGR): Store floating point registers in a separate
        array.
        array.
Sun Feb  1 16:47:51 1998  Andrew Cagney  
Sun Feb  1 16:47:51 1998  Andrew Cagney  
        * configure: Regenerated to track ../common/aclocal.m4 changes.
        * configure: Regenerated to track ../common/aclocal.m4 changes.
Tue Feb  3 00:10:50 1998  Andrew Cagney  
Tue Feb  3 00:10:50 1998  Andrew Cagney  
        * interp.c (ColdReset): Call PENDING_INVALIDATE.
        * interp.c (ColdReset): Call PENDING_INVALIDATE.
        * sim-main.h (ENGINE_ISSUE_PREFIX_HOOK): Call PENDING_TICK.
        * sim-main.h (ENGINE_ISSUE_PREFIX_HOOK): Call PENDING_TICK.
        * interp.c (pending_tick): New function.  Deliver pending writes.
        * interp.c (pending_tick): New function.  Deliver pending writes.
        * sim-main.h (PENDING_FILL, PENDING_TICK, PENDING_SCHED,
        * sim-main.h (PENDING_FILL, PENDING_TICK, PENDING_SCHED,
        PENDING_BIT, PENDING_INVALIDATE): Re-write pipeline code so that
        PENDING_BIT, PENDING_INVALIDATE): Re-write pipeline code so that
        it can handle mixed sized quantites and single bits.
        it can handle mixed sized quantites and single bits.
Mon Feb  2 17:43:15 1998  Andrew Cagney  
Mon Feb  2 17:43:15 1998  Andrew Cagney  
        * interp.c (oengine.h): Do not include when building with IGEN.
        * interp.c (oengine.h): Do not include when building with IGEN.
        (sim_open): Replace GPRLEN by WITH_TARGET_WORD_BITSIZE.
        (sim_open): Replace GPRLEN by WITH_TARGET_WORD_BITSIZE.
        (sim_info): Ditto for PROCESSOR_64BIT.
        (sim_info): Ditto for PROCESSOR_64BIT.
        (sim_monitor): Replace ut_reg with unsigned_word.
        (sim_monitor): Replace ut_reg with unsigned_word.
        (*): Ditto for t_reg.
        (*): Ditto for t_reg.
        (LOADDRMASK): Define.
        (LOADDRMASK): Define.
        (sim_open): Remove defunct check that host FP is IEEE compliant,
        (sim_open): Remove defunct check that host FP is IEEE compliant,
        using software to emulate floating point.
        using software to emulate floating point.
        (value_fpr, ...): Always compile, was conditional on HASFPU.
        (value_fpr, ...): Always compile, was conditional on HASFPU.
Sun Feb  1 11:15:29 1998  Andrew Cagney  
Sun Feb  1 11:15:29 1998  Andrew Cagney  
        * sim-main.h (sim_state): Make the cpu array MAX_NR_PROCESSORS in
        * sim-main.h (sim_state): Make the cpu array MAX_NR_PROCESSORS in
        size.
        size.
        * interp.c (SD, CPU): Define.
        * interp.c (SD, CPU): Define.
        (mips_option_handler): Set flags in each CPU.
        (mips_option_handler): Set flags in each CPU.
        (interrupt_event): Assume CPU 0 is the one being iterrupted.
        (interrupt_event): Assume CPU 0 is the one being iterrupted.
        (sim_close): Do not clear STATE, deleted anyway.
        (sim_close): Do not clear STATE, deleted anyway.
        (sim_write, sim_read): Assume CPU zero's vm should be used for
        (sim_write, sim_read): Assume CPU zero's vm should be used for
        data transfers.
        data transfers.
        (sim_create_inferior): Set the PC for all processors.
        (sim_create_inferior): Set the PC for all processors.
        (sim_monitor, store_word, load_word, mips16_entry): Add cpu
        (sim_monitor, store_word, load_word, mips16_entry): Add cpu
        argument.
        argument.
        (mips16_entry): Pass correct nr of args to store_word, load_word.
        (mips16_entry): Pass correct nr of args to store_word, load_word.
        (ColdReset): Cold reset all cpu's.
        (ColdReset): Cold reset all cpu's.
        (signal_exception): Pass cpu to sim_monitor & mips16_entry.
        (signal_exception): Pass cpu to sim_monitor & mips16_entry.
        (sim_monitor, load_memory, store_memory, signal_exception): Use
        (sim_monitor, load_memory, store_memory, signal_exception): Use
        `CPU' instead of STATE_CPU.
        `CPU' instead of STATE_CPU.
        * sim-main.h: Replace uses of STATE_CPU with CPU. Replace sd with
        * sim-main.h: Replace uses of STATE_CPU with CPU. Replace sd with
        SD or CPU_.
        SD or CPU_.
        * sim-main.h (signal_exception): Add sim_cpu arg.
        * sim-main.h (signal_exception): Add sim_cpu arg.
        (SignalException*): Pass both SD and CPU to signal_exception.
        (SignalException*): Pass both SD and CPU to signal_exception.
        * interp.c (signal_exception): Update.
        * interp.c (signal_exception): Update.
        * sim-main.h (value_fpr, store_fpr, dotrace, ifetch32), interp.c:
        * sim-main.h (value_fpr, store_fpr, dotrace, ifetch32), interp.c:
        Ditto
        Ditto
        (sync_operation, prefetch, cache_op, store_memory, load_memory,
        (sync_operation, prefetch, cache_op, store_memory, load_memory,
        address_translation): Ditto
        address_translation): Ditto
        (decode_coproc, cop_lw, cop_ld, cop_sw, cop_sd): Ditto.
        (decode_coproc, cop_lw, cop_ld, cop_sw, cop_sd): Ditto.
Sat Jan 31 18:15:41 1998  Andrew Cagney  
Sat Jan 31 18:15:41 1998  Andrew Cagney  
        * configure: Regenerated to track ../common/aclocal.m4 changes.
        * configure: Regenerated to track ../common/aclocal.m4 changes.
Sat Jan 31 14:49:24 1998  Andrew Cagney  
Sat Jan 31 14:49:24 1998  Andrew Cagney  
        * interp.c (sim_engine_run): Add `nr_cpus' argument.
        * interp.c (sim_engine_run): Add `nr_cpus' argument.
        * mips.igen (model): Map processor names onto BFD name.
        * mips.igen (model): Map processor names onto BFD name.
        * sim-main.h (CPU_CIA): Delete.
        * sim-main.h (CPU_CIA): Delete.
        (SET_CIA, GET_CIA): Define
        (SET_CIA, GET_CIA): Define
Wed Jan 21 16:16:27 1998  Andrew Cagney  
Wed Jan 21 16:16:27 1998  Andrew Cagney  
        * sim-main.h (GPR_SET): Define, used by igen when zeroing a
        * sim-main.h (GPR_SET): Define, used by igen when zeroing a
        regiser.
        regiser.
        * configure.in (default_endian): Configure a big-endian simulator
        * configure.in (default_endian): Configure a big-endian simulator
        by default.
        by default.
        * configure: Re-generate.
        * configure: Re-generate.
Mon Jan 19 22:26:29 1998  Doug Evans  
Mon Jan 19 22:26:29 1998  Doug Evans  
        * configure: Regenerated to track ../common/aclocal.m4 changes.
        * configure: Regenerated to track ../common/aclocal.m4 changes.
Mon Jan  5 20:38:54 1998  Mark Alexander  
Mon Jan  5 20:38:54 1998  Mark Alexander  
        * interp.c (sim_monitor): Handle Densan monitor outbyte
        * interp.c (sim_monitor): Handle Densan monitor outbyte
        and inbyte functions.
        and inbyte functions.
1997-12-29  Felix Lee  
1997-12-29  Felix Lee  
        * interp.c (sim_engine_run): msvc cpp barfs on #if (a==b!=c).
        * interp.c (sim_engine_run): msvc cpp barfs on #if (a==b!=c).
Wed Dec 17 14:48:20 1997  Jeffrey A Law  (law@cygnus.com)
Wed Dec 17 14:48:20 1997  Jeffrey A Law  (law@cygnus.com)
        * Makefile.in (tmp-igen): Arrange for $zero to always be
        * Makefile.in (tmp-igen): Arrange for $zero to always be
        reset to zero after every instruction.
        reset to zero after every instruction.
Mon Dec 15 23:17:11 1997  Andrew Cagney  
Mon Dec 15 23:17:11 1997  Andrew Cagney  
        * configure: Regenerated to track ../common/aclocal.m4 changes.
        * configure: Regenerated to track ../common/aclocal.m4 changes.
        * config.in: Ditto.
        * config.in: Ditto.
Wed Dec 10 17:10:45 1997  Jeffrey A Law  (law@cygnus.com)
Wed Dec 10 17:10:45 1997  Jeffrey A Law  (law@cygnus.com)
        * mips.igen (MSUB): Fix to work like MADD.
        * mips.igen (MSUB): Fix to work like MADD.
        * gencode.c (MSUB): Similarly.
        * gencode.c (MSUB): Similarly.
Thu Dec  4 09:21:05 1997  Doug Evans  
Thu Dec  4 09:21:05 1997  Doug Evans  
        * configure: Regenerated to track ../common/aclocal.m4 changes.
        * configure: Regenerated to track ../common/aclocal.m4 changes.
Wed Nov 26 11:00:23 1997  Andrew Cagney  
Wed Nov 26 11:00:23 1997  Andrew Cagney  
        * mips.igen (LWC1): Correct assembler - lwc1 not swc1.
        * mips.igen (LWC1): Correct assembler - lwc1 not swc1.
Sun Nov 23 01:45:20 1997  Andrew Cagney  
Sun Nov 23 01:45:20 1997  Andrew Cagney  
        * sim-main.h (sim-fpu.h): Include.
        * sim-main.h (sim-fpu.h): Include.
        * interp.c (convert, SquareRoot, Recip, Divide, Multiply, Sub,
        * interp.c (convert, SquareRoot, Recip, Divide, Multiply, Sub,
        Add, Negate, AbsoluteValue, Equal, Less, Infinity, NaN): Rewrite
        Add, Negate, AbsoluteValue, Equal, Less, Infinity, NaN): Rewrite
        using host independant sim_fpu module.
        using host independant sim_fpu module.
Thu Nov 20 19:56:22 1997  Andrew Cagney  
Thu Nov 20 19:56:22 1997  Andrew Cagney  
        * interp.c (signal_exception): Report internal errors with SIGABRT
        * interp.c (signal_exception): Report internal errors with SIGABRT
        not SIGQUIT.
        not SIGQUIT.
        * sim-main.h (C0_CONFIG): New register.
        * sim-main.h (C0_CONFIG): New register.
        (signal.h): No longer include.
        (signal.h): No longer include.
        * interp.c (decode_coproc): Allow access C0_CONFIG to register.
        * interp.c (decode_coproc): Allow access C0_CONFIG to register.
Tue Nov 18 15:33:48 1997  Doug Evans  
Tue Nov 18 15:33:48 1997  Doug Evans  
        * Makefile.in (SIM_OBJS): Use $(SIM_NEW_COMMON_OBJS).
        * Makefile.in (SIM_OBJS): Use $(SIM_NEW_COMMON_OBJS).
Fri Nov 14 11:56:48 1997  Andrew Cagney  
Fri Nov 14 11:56:48 1997  Andrew Cagney  
        * mips.igen: Tag vr5000 instructions.
        * mips.igen: Tag vr5000 instructions.
        (ANDI): Was missing mipsIV model, fix assembler syntax.
        (ANDI): Was missing mipsIV model, fix assembler syntax.
        (do_c_cond_fmt): New function.
        (do_c_cond_fmt): New function.
        (C.cond.fmt): Handle mips I-III which do not support CC field
        (C.cond.fmt): Handle mips I-III which do not support CC field
        separatly.
        separatly.
        (bc1): Handle mips IV which do not have a delaed FCC separatly.
        (bc1): Handle mips IV which do not have a delaed FCC separatly.
        (SDR): Mask paddr when BigEndianMem, not the converse as specified
        (SDR): Mask paddr when BigEndianMem, not the converse as specified
        in IV3.2 spec.
        in IV3.2 spec.
        (DMULT, DMULTU): Force use of hosts 64bit multiplication.  Handle
        (DMULT, DMULTU): Force use of hosts 64bit multiplication.  Handle
        vr5000 which saves LO in a GPR separatly.
        vr5000 which saves LO in a GPR separatly.
        * configure.in (enable-sim-igen): For vr5000, select vr5000
        * configure.in (enable-sim-igen): For vr5000, select vr5000
        specific instructions.
        specific instructions.
        * configure: Re-generate.
        * configure: Re-generate.
Wed Nov 12 14:42:52 1997  Andrew Cagney  
Wed Nov 12 14:42:52 1997  Andrew Cagney  
        * Makefile.in (SIM_OBJS): Add sim-fpu module.
        * Makefile.in (SIM_OBJS): Add sim-fpu module.
        * interp.c (store_fpr), sim-main.h: Add separate fmt_uninterpreted_32 and
        * interp.c (store_fpr), sim-main.h: Add separate fmt_uninterpreted_32 and
        fmt_uninterpreted_64 bit cases to switch.  Convert to
        fmt_uninterpreted_64 bit cases to switch.  Convert to
        fmt_formatted,
        fmt_formatted,
        * sim-main.h (ENGINE_ISSUE_PREFIX_HOOK): Define,
        * sim-main.h (ENGINE_ISSUE_PREFIX_HOOK): Define,
        * mips.igen (SWR): Mask paddr when BigEndianMem, not the converse
        * mips.igen (SWR): Mask paddr when BigEndianMem, not the converse
        as specified in IV3.2 spec.
        as specified in IV3.2 spec.
        (MTC1, DMTC1): Call StoreFPR to store the GPR in the FPR.
        (MTC1, DMTC1): Call StoreFPR to store the GPR in the FPR.
Tue Nov 11 12:38:23 1997  Andrew Cagney  
Tue Nov 11 12:38:23 1997  Andrew Cagney  
        * mips.igen: Delay slot branches add OFFSET to NIA not CIA.
        * mips.igen: Delay slot branches add OFFSET to NIA not CIA.
        (MFC0, MTC0, SWC1, LWC1, SDC1, LDC1): Implement.
        (MFC0, MTC0, SWC1, LWC1, SDC1, LDC1): Implement.
        (MTC1, MFC1, DMTC1, DMFC1, CFC1, CTC1): Implement separate non
        (MTC1, MFC1, DMTC1, DMFC1, CFC1, CTC1): Implement separate non
        PENDING_FILL versions of instructions.  Simplify.
        PENDING_FILL versions of instructions.  Simplify.
        (X): New function.
        (X): New function.
        (MULT, MULTU): Implement separate RD==0 and RD!=0 versions of
        (MULT, MULTU): Implement separate RD==0 and RD!=0 versions of
        instructions.
        instructions.
        (BEQZ, ..., SLT, SLTI, TLT, TLE, TLI, ...): Explicitly cast GPR to
        (BEQZ, ..., SLT, SLTI, TLT, TLE, TLI, ...): Explicitly cast GPR to
        a signed value.
        a signed value.
        (MTHI, MFHI): Disable code checking HI-LO.
        (MTHI, MFHI): Disable code checking HI-LO.
        * sim-main.h (dotrace,tracefh), interp.c: Make dotrace & tracefh
        * sim-main.h (dotrace,tracefh), interp.c: Make dotrace & tracefh
        global.
        global.
        (NULLIFY_NEXT_INSTRUCTION): Call dotrace.
        (NULLIFY_NEXT_INSTRUCTION): Call dotrace.
Thu Nov  6 16:36:35 1997  Andrew Cagney  
Thu Nov  6 16:36:35 1997  Andrew Cagney  
        * gencode.c (build_mips16_operands): Replace IPC with cia.
        * gencode.c (build_mips16_operands): Replace IPC with cia.
        * interp.c (sim_monitor, signal_exception, cache_op, store_fpr,
        * interp.c (sim_monitor, signal_exception, cache_op, store_fpr,
        value_fpr, cop_ld, cop_lw, cop_sw, cop_sd, decode_coproc): Replace
        value_fpr, cop_ld, cop_lw, cop_sw, cop_sd, decode_coproc): Replace
        IPC to `cia'.
        IPC to `cia'.
        (UndefinedResult): Replace function with macro/function
        (UndefinedResult): Replace function with macro/function
        combination.
        combination.
        (sim_engine_run): Don't save PC in IPC.
        (sim_engine_run): Don't save PC in IPC.
        * sim-main.h (IPC): Delete.
        * sim-main.h (IPC): Delete.
        * interp.c (signal_exception, store_word, load_word,
        * interp.c (signal_exception, store_word, load_word,
        address_translation, load_memory, store_memory, cache_op,
        address_translation, load_memory, store_memory, cache_op,
        prefetch, sync_operation, ifetch, value_fpr, store_fpr, convert,
        prefetch, sync_operation, ifetch, value_fpr, store_fpr, convert,
        cop_lw, cop_ld, cop_sw, cop_sd, decode_coproc, sim_monitor): Add
        cop_lw, cop_ld, cop_sw, cop_sd, decode_coproc, sim_monitor): Add
        current instruction address - cia - argument.
        current instruction address - cia - argument.
        (sim_read, sim_write): Call address_translation directly.
        (sim_read, sim_write): Call address_translation directly.
        (sim_engine_run): Rename variable vaddr to cia.
        (sim_engine_run): Rename variable vaddr to cia.
        (signal_exception): Pass cia to sim_monitor
        (signal_exception): Pass cia to sim_monitor
        * sim-main.h (SignalException, LoadWord, StoreWord, CacheOp,
        * sim-main.h (SignalException, LoadWord, StoreWord, CacheOp,
        Prefetch, SyncOperation, ValueFPR, StoreFPR, Convert, COP_LW,
        Prefetch, SyncOperation, ValueFPR, StoreFPR, Convert, COP_LW,
        COP_LD, COP_SW, COP_SD, DecodeCoproc): Update.
        COP_LD, COP_SW, COP_SD, DecodeCoproc): Update.
        * sim-main.h (SignalExceptionSimulatorFault): Delete definition.
        * sim-main.h (SignalExceptionSimulatorFault): Delete definition.
        * interp.c (sim_open): Replace SignalExceptionSimulatorFault with
        * interp.c (sim_open): Replace SignalExceptionSimulatorFault with
        SIM_ASSERT.
        SIM_ASSERT.
        * interp.c (signal_exception): Pass restart address to
        * interp.c (signal_exception): Pass restart address to
        sim_engine_restart.
        sim_engine_restart.
        * Makefile.in (semantics.o, engine.o, support.o, itable.o,
        * Makefile.in (semantics.o, engine.o, support.o, itable.o,
        idecode.o): Add dependency.
        idecode.o): Add dependency.
        * sim-main.h (SIM_ENGINE_HALT_HOOK, SIM_ENGINE_RESUME_HOOK):
        * sim-main.h (SIM_ENGINE_HALT_HOOK, SIM_ENGINE_RESUME_HOOK):
        Delete definitions
        Delete definitions
        (DELAY_SLOT): Update NIA not PC with branch address.
        (DELAY_SLOT): Update NIA not PC with branch address.
        (NULLIFY_NEXT_INSTRUCTION): Set NIA to instruction after next.
        (NULLIFY_NEXT_INSTRUCTION): Set NIA to instruction after next.
        * mips.igen: Use CIA not PC in branch calculations.
        * mips.igen: Use CIA not PC in branch calculations.
        (illegal): Call SignalException.
        (illegal): Call SignalException.
        (BEQ, ADDIU): Fix assembler.
        (BEQ, ADDIU): Fix assembler.
Wed Nov  5 12:19:56 1997  Andrew Cagney  
Wed Nov  5 12:19:56 1997  Andrew Cagney  
        * m16.igen (JALX): Was missing.
        * m16.igen (JALX): Was missing.
        * configure.in (enable-sim-igen): New configuration option.
        * configure.in (enable-sim-igen): New configuration option.
        * configure: Re-generate.
        * configure: Re-generate.
        * sim-main.h (MAX_INSNS, INSN_NAME): Define.
        * sim-main.h (MAX_INSNS, INSN_NAME): Define.
        * interp.c (load_memory, store_memory): Delete parameter RAW.
        * interp.c (load_memory, store_memory): Delete parameter RAW.
        (sim_read, sim_write): Use sim_core_{read,write}_buffer directly
        (sim_read, sim_write): Use sim_core_{read,write}_buffer directly
        bypassing {load,store}_memory.
        bypassing {load,store}_memory.
        * sim-main.h (ByteSwapMem): Delete definition.
        * sim-main.h (ByteSwapMem): Delete definition.
        * Makefile.in (SIM_OBJS): Add sim-memopt module.
        * Makefile.in (SIM_OBJS): Add sim-memopt module.
        * interp.c (sim_do_command, sim_commands): Delete mips specific
        * interp.c (sim_do_command, sim_commands): Delete mips specific
        commands.  Handled by module sim-options.
        commands.  Handled by module sim-options.
        * sim-main.h (SIM_HAVE_FLATMEM): Undefine, use sim-core.o module.
        * sim-main.h (SIM_HAVE_FLATMEM): Undefine, use sim-core.o module.
        (WITH_MODULO_MEMORY): Define.
        (WITH_MODULO_MEMORY): Define.
        * interp.c (sim_info): Delete code printing memory size.
        * interp.c (sim_info): Delete code printing memory size.
        * interp.c (mips_size): Nee sim_size, delete function.
        * interp.c (mips_size): Nee sim_size, delete function.
        (power2): Delete.
        (power2): Delete.
        (monitor, monitor_base, monitor_size): Delete global variables.
        (monitor, monitor_base, monitor_size): Delete global variables.
        (sim_open, sim_close): Delete code creating monitor and other
        (sim_open, sim_close): Delete code creating monitor and other
        memory regions.  Use sim-memopts module, via sim_do_commandf, to
        memory regions.  Use sim-memopts module, via sim_do_commandf, to
        manage memory regions.
        manage memory regions.
        (load_memory, store_memory): Use sim-core for memory model.
        (load_memory, store_memory): Use sim-core for memory model.
        * interp.c (address_translation): Delete all memory map code
        * interp.c (address_translation): Delete all memory map code
        except line forcing 32 bit addresses.
        except line forcing 32 bit addresses.
Wed Nov  5 11:21:11 1997  Andrew Cagney  
Wed Nov  5 11:21:11 1997  Andrew Cagney  
        * sim-main.h (WITH_TRACE): Delete definition.  Enables common
        * sim-main.h (WITH_TRACE): Delete definition.  Enables common
        trace options.
        trace options.
        * interp.c (logfh, logfile): Delete globals.
        * interp.c (logfh, logfile): Delete globals.
        (sim_open, sim_close): Delete code opening & closing log file.
        (sim_open, sim_close): Delete code opening & closing log file.
        (mips_option_handler): Delete -l and -n options.
        (mips_option_handler): Delete -l and -n options.
        (OPTION mips_options): Ditto.
        (OPTION mips_options): Ditto.
        * interp.c (OPTION mips_options): Rename option trace to dinero.
        * interp.c (OPTION mips_options): Rename option trace to dinero.
        (mips_option_handler): Update.
        (mips_option_handler): Update.
Wed Nov  5 09:35:59 1997  Andrew Cagney  
Wed Nov  5 09:35:59 1997  Andrew Cagney  
        * interp.c (fetch_str): New function.
        * interp.c (fetch_str): New function.
        (sim_monitor): Rewrite using sim_read & sim_write.
        (sim_monitor): Rewrite using sim_read & sim_write.
        (sim_open): Check magic number.
        (sim_open): Check magic number.
        (sim_open): Write monitor vectors into memory using sim_write.
        (sim_open): Write monitor vectors into memory using sim_write.
        (MONITOR_BASE, MONITOR_SIZE, MEM_SIZE): Define.
        (MONITOR_BASE, MONITOR_SIZE, MEM_SIZE): Define.
        (sim_read, sim_write): Simplify - transfer data one byte at a
        (sim_read, sim_write): Simplify - transfer data one byte at a
        time.
        time.
        (load_memory, store_memory): Clarify meaning of parameter RAW.
        (load_memory, store_memory): Clarify meaning of parameter RAW.
        * sim-main.h (isHOST): Defete definition.
        * sim-main.h (isHOST): Defete definition.
        (isTARGET): Mark as depreciated.
        (isTARGET): Mark as depreciated.
        (address_translation): Delete parameter HOST.
        (address_translation): Delete parameter HOST.
        * interp.c (address_translation): Delete parameter HOST.
        * interp.c (address_translation): Delete parameter HOST.
Wed Oct 29 11:13:56 1997  Andrew Cagney  
Wed Oct 29 11:13:56 1997  Andrew Cagney  
        * mips.igen:
        * mips.igen:
        * Makefile.in (IGEN_INCLUDE): Files included by mips.igen.
        * Makefile.in (IGEN_INCLUDE): Files included by mips.igen.
        (tmp-igen, tmp-m16): Depend on IGEN_INCLUDE.
        (tmp-igen, tmp-m16): Depend on IGEN_INCLUDE.
Tue Oct 28 11:06:47 1997  Andrew Cagney  
Tue Oct 28 11:06:47 1997  Andrew Cagney  
        * mips.igen: Add model filter field to records.
        * mips.igen: Add model filter field to records.
Mon Oct 27 17:53:59 1997  Andrew Cagney  
Mon Oct 27 17:53:59 1997  Andrew Cagney  
        * Makefile.in (SIM_NO_CFLAGS): Define.  Define WITH_IGEN=0.
        * Makefile.in (SIM_NO_CFLAGS): Define.  Define WITH_IGEN=0.
        interp.c (sim_engine_run): Do not compile function sim_engine_run
        interp.c (sim_engine_run): Do not compile function sim_engine_run
        when WITH_IGEN == 1.
        when WITH_IGEN == 1.
        * configure.in (sim_igen_flags, sim_m16_flags): Set according to
        * configure.in (sim_igen_flags, sim_m16_flags): Set according to
        target architecture.
        target architecture.
        Makefile.in (tmp-igen, tmp-m16): Drop -F and -M options to
        Makefile.in (tmp-igen, tmp-m16): Drop -F and -M options to
        igen. Replace with configuration variables sim_igen_flags /
        igen. Replace with configuration variables sim_igen_flags /
        sim_m16_flags.
        sim_m16_flags.
        * m16.igen: New file.  Copy mips16 insns here.
        * m16.igen: New file.  Copy mips16 insns here.
        * mips.igen: From here.
        * mips.igen: From here.
Mon Oct 27 13:53:59 1997  Andrew Cagney  
Mon Oct 27 13:53:59 1997  Andrew Cagney  
        * Makefile.in (SIM_NO_OBJ): Define, move SIM_M16_OBJ, SIM_IGEN_OBJ
        * Makefile.in (SIM_NO_OBJ): Define, move SIM_M16_OBJ, SIM_IGEN_OBJ
        to top.
        to top.
        (tmp-igen, tmp-m16): Pass -I srcdir to igen.
        (tmp-igen, tmp-m16): Pass -I srcdir to igen.
Sat Oct 25 16:51:40 1997  Gavin Koch  
Sat Oct 25 16:51:40 1997  Gavin Koch  
        * gencode.c (build_instruction): Follow sim_write's lead in using
        * gencode.c (build_instruction): Follow sim_write's lead in using
        BigEndianMem instead of !ByteSwapMem.
        BigEndianMem instead of !ByteSwapMem.
Fri Oct 24 17:41:49 1997  Andrew Cagney  
Fri Oct 24 17:41:49 1997  Andrew Cagney  
        * configure.in (sim_gen): Dependent on target, select type of
        * configure.in (sim_gen): Dependent on target, select type of
        generator.  Always select old style generator.
        generator.  Always select old style generator.
        configure: Re-generate.
        configure: Re-generate.
        Makefile.in (tmp-igen, tmp-m16, clean-m16, clean-igen): New
        Makefile.in (tmp-igen, tmp-m16, clean-m16, clean-igen): New
        targets.
        targets.
        (SIM_M16_CFLAGS, SIM_M16_ALL, SIM_M16_OBJ, BUILT_SRC_FROM_M16,
        (SIM_M16_CFLAGS, SIM_M16_ALL, SIM_M16_OBJ, BUILT_SRC_FROM_M16,
        SIM_IGEN_CFLAGS, SIM_IGEN_ALL, SIM_IGEN_OBJ, BUILT_SRC_FROM_IGEN,
        SIM_IGEN_CFLAGS, SIM_IGEN_ALL, SIM_IGEN_OBJ, BUILT_SRC_FROM_IGEN,
        IGEN_TRACE, IGEN_INSN, IGEN_DC): Define
        IGEN_TRACE, IGEN_INSN, IGEN_DC): Define
        (SIM_EXTRA_CFLAGS, SIM_EXTRA_ALL, SIM_OBJS): Add member
        (SIM_EXTRA_CFLAGS, SIM_EXTRA_ALL, SIM_OBJS): Add member
        SIM_@sim_gen@_*, set by autoconf.
        SIM_@sim_gen@_*, set by autoconf.
Wed Oct 22 12:52:06 1997  Andrew Cagney  
Wed Oct 22 12:52:06 1997  Andrew Cagney  
        * sim-main.h (NULLIFY_NEXT_INSTRUCTION, DELAY_SLOT): Define.
        * sim-main.h (NULLIFY_NEXT_INSTRUCTION, DELAY_SLOT): Define.
        * interp.c (ColdReset): Remove #ifdef HASFPU, check
        * interp.c (ColdReset): Remove #ifdef HASFPU, check
        CURRENT_FLOATING_POINT instead.
        CURRENT_FLOATING_POINT instead.
        * interp.c (ifetch32): New function. Fetch 32 bit instruction.
        * interp.c (ifetch32): New function. Fetch 32 bit instruction.
        (address_translation): Raise exception InstructionFetch when
        (address_translation): Raise exception InstructionFetch when
        translation fails and isINSTRUCTION.
        translation fails and isINSTRUCTION.
        * interp.c (sim_open, sim_write, sim_monitor, store_word,
        * interp.c (sim_open, sim_write, sim_monitor, store_word,
        sim_engine_run): Change type of of vaddr and paddr to
        sim_engine_run): Change type of of vaddr and paddr to
        address_word.
        address_word.
        (address_translation, prefetch, load_memory, store_memory,
        (address_translation, prefetch, load_memory, store_memory,
        cache_op): Change type of vAddr and pAddr to address_word.
        cache_op): Change type of vAddr and pAddr to address_word.
        * gencode.c (build_instruction): Change type of vaddr and paddr to
        * gencode.c (build_instruction): Change type of vaddr and paddr to
        address_word.
        address_word.
Mon Oct 20 15:29:04 1997  Andrew Cagney  
Mon Oct 20 15:29:04 1997  Andrew Cagney  
        * sim-main.h (ALU64_END, ALU32_END): Use ALU*_OVERFLOW_RESULT
        * sim-main.h (ALU64_END, ALU32_END): Use ALU*_OVERFLOW_RESULT
        macro to obtain result of ALU op.
        macro to obtain result of ALU op.
Tue Oct 21 17:39:14 1997  Andrew Cagney  
Tue Oct 21 17:39:14 1997  Andrew Cagney  
        * interp.c (sim_info): Call profile_print.
        * interp.c (sim_info): Call profile_print.
Mon Oct 20 13:31:20 1997  Andrew Cagney  
Mon Oct 20 13:31:20 1997  Andrew Cagney  
        * Makefile.in (SIM_OBJS): Add sim-profile.o module.
        * Makefile.in (SIM_OBJS): Add sim-profile.o module.
        * sim-main.h (WITH_PROFILE): Do not define, defined in
        * sim-main.h (WITH_PROFILE): Do not define, defined in
        common/sim-config.h.  Use sim-profile module.
        common/sim-config.h.  Use sim-profile module.
        (simPROFILE): Delete defintion.
        (simPROFILE): Delete defintion.
        * interp.c (PROFILE): Delete definition.
        * interp.c (PROFILE): Delete definition.
        (mips_option_handler): Delete 'p', 'y' and 'x' profile options.
        (mips_option_handler): Delete 'p', 'y' and 'x' profile options.
        (sim_close): Delete code writing profile histogram.
        (sim_close): Delete code writing profile histogram.
        (mips_set_profile, mips_set_profile_size, writeout16, writeout32):
        (mips_set_profile, mips_set_profile_size, writeout16, writeout32):
        Delete.
        Delete.
        (sim_engine_run): Delete code profiling the PC.
        (sim_engine_run): Delete code profiling the PC.
Mon Oct 20 13:31:20 1997  Andrew Cagney  
Mon Oct 20 13:31:20 1997  Andrew Cagney  
        * sim-main.h (SIGNEXTEND): Force type of result to unsigned_word.
        * sim-main.h (SIGNEXTEND): Force type of result to unsigned_word.
        * interp.c (sim_monitor): Make register pointers of type
        * interp.c (sim_monitor): Make register pointers of type
        unsigned_word*.
        unsigned_word*.
        * sim-main.h: Make registers of type unsigned_word not
        * sim-main.h: Make registers of type unsigned_word not
        signed_word.
        signed_word.
Thu Oct 16 10:31:39 1997  Andrew Cagney  
Thu Oct 16 10:31:39 1997  Andrew Cagney  
        * interp.c (sync_operation): Rename from SyncOperation, make
        * interp.c (sync_operation): Rename from SyncOperation, make
        global, add SD argument.
        global, add SD argument.
        (prefetch): Rename from Prefetch, make global, add SD argument.
        (prefetch): Rename from Prefetch, make global, add SD argument.
        (decode_coproc): Make global.
        (decode_coproc): Make global.
        * sim-main.h (SyncOperation, DecodeCoproc, Pefetch): Define.
        * sim-main.h (SyncOperation, DecodeCoproc, Pefetch): Define.
        * gencode.c (build_instruction): Generate DecodeCoproc not
        * gencode.c (build_instruction): Generate DecodeCoproc not
        decode_coproc calls.
        decode_coproc calls.
        * interp.c (SETFCC, GETFCC, PREVCOC1): Move to sim-main.h
        * interp.c (SETFCC, GETFCC, PREVCOC1): Move to sim-main.h
        (SizeFGR): Move to sim-main.h
        (SizeFGR): Move to sim-main.h
        (simHALTEX, simHALTIN, simTRACE, simPROFILE, simDELAYSLOT,
        (simHALTEX, simHALTIN, simTRACE, simPROFILE, simDELAYSLOT,
        simSIGINT, simJALDELAYSLOT): Move to sim-main.h
        simSIGINT, simJALDELAYSLOT): Move to sim-main.h
        (FP_FLAGS, FP_ENABLE, FP_CAUSE, IR, UF, OF, DZ, IO, UO): Move to
        (FP_FLAGS, FP_ENABLE, FP_CAUSE, IR, UF, OF, DZ, IO, UO): Move to
        sim-main.h.
        sim-main.h.
        (FP_FS, FP_MASK_RM, FP_SH_RM, FP_RM_NEAREST, FP_RM_TOPINF,
        (FP_FS, FP_MASK_RM, FP_SH_RM, FP_RM_NEAREST, FP_RM_TOPINF,
        FP_RM_TOMINF, GETRM): Move to sim-main.h.
        FP_RM_TOMINF, GETRM): Move to sim-main.h.
        (Uncached, CachedNoncoherent, CachedCoherent, Cached,
        (Uncached, CachedNoncoherent, CachedCoherent, Cached,
        isINSTRUCTION, ..., AccessLength_BYTE, ...): Move to sim-main.h.
        isINSTRUCTION, ..., AccessLength_BYTE, ...): Move to sim-main.h.
        (UserMode, BigEndianMem, ByteSwapMem, ReverseEndian,
        (UserMode, BigEndianMem, ByteSwapMem, ReverseEndian,
        BigEndianCPU, status_KSU_mask, ...). Moved to sim-main.h
        BigEndianCPU, status_KSU_mask, ...). Moved to sim-main.h
        * sim-main.h (ALU32_END, ALU64_END): Define. When overflow raise
        * sim-main.h (ALU32_END, ALU64_END): Define. When overflow raise
        exception.
        exception.
        (sim-alu.h): Include.
        (sim-alu.h): Include.
        (NULLIFY_NIA, NULL_CIA, CPU_CIA): Define.
        (NULLIFY_NIA, NULL_CIA, CPU_CIA): Define.
        (sim_cia): Typedef to instruction_address.
        (sim_cia): Typedef to instruction_address.
Thu Oct 16 10:31:41 1997  Andrew Cagney  
Thu Oct 16 10:31:41 1997  Andrew Cagney  
        * Makefile.in (interp.o): Rename generated file engine.c to
        * Makefile.in (interp.o): Rename generated file engine.c to
        oengine.c.
        oengine.c.
        * interp.c: Update.
        * interp.c: Update.
Thu Oct 16 10:31:40 1997  Andrew Cagney  
Thu Oct 16 10:31:40 1997  Andrew Cagney  
        * gencode.c (build_instruction): Use FPR_STATE not fpr_state.
        * gencode.c (build_instruction): Use FPR_STATE not fpr_state.
Thu Oct 16 10:31:39 1997  Andrew Cagney  
Thu Oct 16 10:31:39 1997  Andrew Cagney  
        * gencode.c (build_instruction): For "FPSQRT", output correct
        * gencode.c (build_instruction): For "FPSQRT", output correct
        number of arguments to Recip.
        number of arguments to Recip.
Tue Oct 14 17:38:18 1997  Andrew Cagney  
Tue Oct 14 17:38:18 1997  Andrew Cagney  
        * Makefile.in (interp.o): Depends on sim-main.h
        * Makefile.in (interp.o): Depends on sim-main.h
        * interp.c (mips16_entry, ColdReset,dotrace): Add SD argument. Use GPR not registers.
        * interp.c (mips16_entry, ColdReset,dotrace): Add SD argument. Use GPR not registers.
        * sim-main.h (sim_cpu): Add registers, register_widths, fpr_state,
        * sim-main.h (sim_cpu): Add registers, register_widths, fpr_state,
        ipc, dspc, pending_*, hiaccess, loaccess, state, dsstate fields.
        ipc, dspc, pending_*, hiaccess, loaccess, state, dsstate fields.
        (REGISTERS, REGISTER_WIDTHS, FPR_STATE, IPC, DSPC, PENDING_*,
        (REGISTERS, REGISTER_WIDTHS, FPR_STATE, IPC, DSPC, PENDING_*,
        STATE, DSSTATE): Define
        STATE, DSSTATE): Define
        (GPR, FGRIDX, ..): Define.
        (GPR, FGRIDX, ..): Define.
        * interp.c (registers, register_widths, fpr_state, ipc, dspc,
        * interp.c (registers, register_widths, fpr_state, ipc, dspc,
        pending_*, hiaccess, loaccess, state, dsstate): Delete globals.
        pending_*, hiaccess, loaccess, state, dsstate): Delete globals.
        (GPR, FGRIDX, ...): Delete macros.
        (GPR, FGRIDX, ...): Delete macros.
        * interp.c: Update names to match defines from sim-main.h
        * interp.c: Update names to match defines from sim-main.h
Tue Oct 14 15:11:45 1997  Andrew Cagney  
Tue Oct 14 15:11:45 1997  Andrew Cagney  
        * interp.c (sim_monitor): Add SD argument.
        * interp.c (sim_monitor): Add SD argument.
        (sim_warning): Delete.  Replace calls with calls to
        (sim_warning): Delete.  Replace calls with calls to
        sim_io_eprintf.
        sim_io_eprintf.
        (sim_error): Delete. Replace calls with sim_io_error.
        (sim_error): Delete. Replace calls with sim_io_error.
        (open_trace, writeout32, writeout16, getnum): Add SD argument.
        (open_trace, writeout32, writeout16, getnum): Add SD argument.
        (mips_set_profile): Rename from sim_set_profile. Add SD argument.
        (mips_set_profile): Rename from sim_set_profile. Add SD argument.
        (mips_set_profile_size): Rename from sim_set_profile_size. Add SD
        (mips_set_profile_size): Rename from sim_set_profile_size. Add SD
        argument.
        argument.
        (mips_size): Rename from sim_size. Add SD argument.
        (mips_size): Rename from sim_size. Add SD argument.
        * interp.c (simulator): Delete global variable.
        * interp.c (simulator): Delete global variable.
        (callback): Delete global variable.
        (callback): Delete global variable.
        (mips_option_handler, sim_open, sim_write, sim_read,
        (mips_option_handler, sim_open, sim_write, sim_read,
        sim_store_register, sim_fetch_register, sim_info, sim_do_command,
        sim_store_register, sim_fetch_register, sim_info, sim_do_command,
        sim_size,sim_monitor): Use sim_io_* not callback->*.
        sim_size,sim_monitor): Use sim_io_* not callback->*.
        (sim_open): ZALLOC simulator struct.
        (sim_open): ZALLOC simulator struct.
        (PROFILE): Do not define.
        (PROFILE): Do not define.
Tue Oct 14 13:35:48 1997  Andrew Cagney  
Tue Oct 14 13:35:48 1997  Andrew Cagney  
        * interp.c (sim_open), support.h: Replace CHECKSIM macro found in
        * interp.c (sim_open), support.h: Replace CHECKSIM macro found in
        support.h with corresponding code.
        support.h with corresponding code.
        * sim-main.h (word64, uword64), support.h: Move definition to
        * sim-main.h (word64, uword64), support.h: Move definition to
        sim-main.h.
        sim-main.h.
        (WORD64LO, WORD64HI, SET64LO, SET64HI, WORD64, UWORD64): Ditto.
        (WORD64LO, WORD64HI, SET64LO, SET64HI, WORD64, UWORD64): Ditto.
        * support.h: Delete
        * support.h: Delete
        * Makefile.in: Update dependencies
        * Makefile.in: Update dependencies
        * interp.c: Do not include.
        * interp.c: Do not include.
Tue Oct 14 13:35:48 1997  Andrew Cagney  
Tue Oct 14 13:35:48 1997  Andrew Cagney  
        * interp.c (address_translation, load_memory, store_memory,
        * interp.c (address_translation, load_memory, store_memory,
        cache_op): Rename to from AddressTranslation et.al., make global,
        cache_op): Rename to from AddressTranslation et.al., make global,
        add SD argument
        add SD argument
        * sim-main.h (AddressTranslation, LoadMemory, StoreMemory,
        * sim-main.h (AddressTranslation, LoadMemory, StoreMemory,
        CacheOp): Define.
        CacheOp): Define.
        * interp.c (SignalException): Rename to signal_exception, make
        * interp.c (SignalException): Rename to signal_exception, make
        global.
        global.
        * interp.c (Interrupt, ...): Move definitions to sim-main.h.
        * interp.c (Interrupt, ...): Move definitions to sim-main.h.
        * sim-main.h (SignalException, SignalExceptionInterrupt,
        * sim-main.h (SignalException, SignalExceptionInterrupt,
        SignalExceptionInstructionFetch, SignalExceptionAddressStore,
        SignalExceptionInstructionFetch, SignalExceptionAddressStore,
        SignalExceptionAddressLoad, SignalExceptionSimulatorFault,
        SignalExceptionAddressLoad, SignalExceptionSimulatorFault,
        SignalExceptionIntegerOverflow, SignalExceptionCoProcessorUnusable):
        SignalExceptionIntegerOverflow, SignalExceptionCoProcessorUnusable):
        Define.
        Define.
        * interp.c, support.h: Use.
        * interp.c, support.h: Use.
Tue Oct 14 13:19:20 1997  Andrew Cagney  
Tue Oct 14 13:19:20 1997  Andrew Cagney  
        * interp.c (ValueFPR, StoreFPR), sim-main.h: Make global, rename
        * interp.c (ValueFPR, StoreFPR), sim-main.h: Make global, rename
        to value_fpr / store_fpr. Add SD argument.
        to value_fpr / store_fpr. Add SD argument.
        (NaN, Infinity, Less, Equal, AbsoluteValue, Negate, Add, Sub,
        (NaN, Infinity, Less, Equal, AbsoluteValue, Negate, Add, Sub,
        Multiply, Divide, Recip, SquareRoot, Convert): Make global.
        Multiply, Divide, Recip, SquareRoot, Convert): Make global.
        * sim-main.h (ValueFPR, StoreFPR): Define.
        * sim-main.h (ValueFPR, StoreFPR): Define.
Tue Oct 14 13:06:55 1997  Andrew Cagney  
Tue Oct 14 13:06:55 1997  Andrew Cagney  
        * interp.c (sim_engine_run): Check consistency between configure
        * interp.c (sim_engine_run): Check consistency between configure
        WITH_TARGET_WORD_BITSIZE and WITH_FLOATING_POINT and gensim GPRLEN
        WITH_TARGET_WORD_BITSIZE and WITH_FLOATING_POINT and gensim GPRLEN
        and HASFPU.
        and HASFPU.
        * configure.in (mips_bitsize): Configure WITH_TARGET_WORD_BITSIZE.
        * configure.in (mips_bitsize): Configure WITH_TARGET_WORD_BITSIZE.
        (mips_fpu): Configure WITH_FLOATING_POINT.
        (mips_fpu): Configure WITH_FLOATING_POINT.
        (mips_endian): Configure WITH_TARGET_ENDIAN.
        (mips_endian): Configure WITH_TARGET_ENDIAN.
        * configure: Update.
        * configure: Update.
Fri Oct  3 09:28:00 1997  Andrew Cagney  
Fri Oct  3 09:28:00 1997  Andrew Cagney  
        * configure: Regenerated to track ../common/aclocal.m4 changes.
        * configure: Regenerated to track ../common/aclocal.m4 changes.
Mon Sep 29 14:45:00 1997  Bob Manson  
Mon Sep 29 14:45:00 1997  Bob Manson  
        * configure: Regenerated.
        * configure: Regenerated.
Fri Sep 26 12:48:18 1997  Mark Alexander  
Fri Sep 26 12:48:18 1997  Mark Alexander  
        * interp.c: Allow Debug, DEPC, and EPC registers to be examined in GDB.
        * interp.c: Allow Debug, DEPC, and EPC registers to be examined in GDB.
Thu Sep 25 11:15:22 1997  Andrew Cagney  
Thu Sep 25 11:15:22 1997  Andrew Cagney  
        * gencode.c (print_igen_insn_models): Assume certain architectures
        * gencode.c (print_igen_insn_models): Assume certain architectures
        include all mips* instructions.
        include all mips* instructions.
        (print_igen_insn_format): Use data_size==-1 as marker for MIPS16
        (print_igen_insn_format): Use data_size==-1 as marker for MIPS16
        instruction.
        instruction.
        * Makefile.in (tmp.igen): Add target. Generate igen input from
        * Makefile.in (tmp.igen): Add target. Generate igen input from
        gencode file.
        gencode file.
        * gencode.c (FEATURE_IGEN): Define.
        * gencode.c (FEATURE_IGEN): Define.
        (main): Add --igen option.  Generate output in igen format.
        (main): Add --igen option.  Generate output in igen format.
        (process_instructions): Format output according to igen option.
        (process_instructions): Format output according to igen option.
        (print_igen_insn_format): New function.
        (print_igen_insn_format): New function.
        (print_igen_insn_models): New function.
        (print_igen_insn_models): New function.
        (process_instructions): Only issue warnings and ignore
        (process_instructions): Only issue warnings and ignore
        instructions when no FEATURE_IGEN.
        instructions when no FEATURE_IGEN.
Wed Sep 24 17:38:57 1997  Andrew Cagney  
Wed Sep 24 17:38:57 1997  Andrew Cagney  
        * interp.c (COP_SD, COP_LD): Add UNUSED to pacify GCC for some
        * interp.c (COP_SD, COP_LD): Add UNUSED to pacify GCC for some
        MIPS targets.
        MIPS targets.
Tue Sep 23 11:04:38 1997  Andrew Cagney  
Tue Sep 23 11:04:38 1997  Andrew Cagney  
        * configure: Regenerated to track ../common/aclocal.m4 changes.
        * configure: Regenerated to track ../common/aclocal.m4 changes.
Tue Sep 23 10:19:51 1997  Andrew Cagney  
Tue Sep 23 10:19:51 1997  Andrew Cagney  
        * Makefile.in (SIM_ALIGNMENT, SIM_ENDIAN, SIM_HOSTENDIAN,
        * Makefile.in (SIM_ALIGNMENT, SIM_ENDIAN, SIM_HOSTENDIAN,
        SIM_RESERVED_BITS): Delete, moved to common.
        SIM_RESERVED_BITS): Delete, moved to common.
        (SIM_EXTRA_CFLAGS): Update.
        (SIM_EXTRA_CFLAGS): Update.
Mon Sep 22 11:46:20 1997  Andrew Cagney  
Mon Sep 22 11:46:20 1997  Andrew Cagney  
        * configure.in: Configure non-strict memory alignment.
        * configure.in: Configure non-strict memory alignment.
        * configure: Regenerated to track ../common/aclocal.m4 changes.
        * configure: Regenerated to track ../common/aclocal.m4 changes.
Fri Sep 19 17:45:25 1997  Andrew Cagney  
Fri Sep 19 17:45:25 1997  Andrew Cagney  
        * configure: Regenerated to track ../common/aclocal.m4 changes.
        * configure: Regenerated to track ../common/aclocal.m4 changes.
Sat Sep 20 14:07:28 1997  Gavin Koch  
Sat Sep 20 14:07:28 1997  Gavin Koch  
        * gencode.c (SDBBP,DERET): Added (3900) insns.
        * gencode.c (SDBBP,DERET): Added (3900) insns.
        (RFE): Turn on for 3900.
        (RFE): Turn on for 3900.
        * interp.c (DebugBreakPoint,DEPC,Debug,Debug_*): Added.
        * interp.c (DebugBreakPoint,DEPC,Debug,Debug_*): Added.
        (dsstate): Made global.
        (dsstate): Made global.
        (SUBTARGET_R3900): Added.
        (SUBTARGET_R3900): Added.
        (CANCELDELAYSLOT): New.
        (CANCELDELAYSLOT): New.
        (SignalException): Ignore SystemCall rather than ignore and
        (SignalException): Ignore SystemCall rather than ignore and
        terminate.  Add DebugBreakPoint handling.
        terminate.  Add DebugBreakPoint handling.
        (decode_coproc): New insns RFE, DERET; and new registers Debug
        (decode_coproc): New insns RFE, DERET; and new registers Debug
        and DEPC protected by SUBTARGET_R3900.
        and DEPC protected by SUBTARGET_R3900.
        (sim_engine_run): Use CANCELDELAYSLOT rather than clearing
        (sim_engine_run): Use CANCELDELAYSLOT rather than clearing
        bits explicitly.
        bits explicitly.
        * Makefile.in,configure.in: Add mips subtarget option.
        * Makefile.in,configure.in: Add mips subtarget option.
        * configure: Update.
        * configure: Update.
Fri Sep 19 09:33:27 1997  Gavin Koch  
Fri Sep 19 09:33:27 1997  Gavin Koch  
        * gencode.c: Add r3900 (tx39).
        * gencode.c: Add r3900 (tx39).
Tue Sep 16 15:52:04 1997  Gavin Koch  
Tue Sep 16 15:52:04 1997  Gavin Koch  
        * gencode.c (build_instruction): Don't need to subtract 4 for
        * gencode.c (build_instruction): Don't need to subtract 4 for
        JALR, just 2.
        JALR, just 2.
Tue Sep 16 11:32:28 1997  Gavin Koch  
Tue Sep 16 11:32:28 1997  Gavin Koch  
        * interp.c: Correct some HASFPU problems.
        * interp.c: Correct some HASFPU problems.
Mon Sep 15 17:36:15 1997  Andrew Cagney  
Mon Sep 15 17:36:15 1997  Andrew Cagney  
        * configure: Regenerated to track ../common/aclocal.m4 changes.
        * configure: Regenerated to track ../common/aclocal.m4 changes.
Fri Sep 12 12:01:39 1997  Andrew Cagney  
Fri Sep 12 12:01:39 1997  Andrew Cagney  
        * interp.c (mips_options): Fix samples option short form, should
        * interp.c (mips_options): Fix samples option short form, should
        be `x'.
        be `x'.
Thu Sep 11 09:35:29 1997  Andrew Cagney  
Thu Sep 11 09:35:29 1997  Andrew Cagney  
        * interp.c (sim_info): Enable info code.  Was just returning.
        * interp.c (sim_info): Enable info code.  Was just returning.
Tue Sep  9 17:30:57 1997  Andrew Cagney  
Tue Sep  9 17:30:57 1997  Andrew Cagney  
        * interp.c (decode_coproc): Clarify warning about unsuported MTC0,
        * interp.c (decode_coproc): Clarify warning about unsuported MTC0,
        MFC0.
        MFC0.
Tue Sep  9 16:28:28 1997  Andrew Cagney  
Tue Sep  9 16:28:28 1997  Andrew Cagney  
        * gencode.c (build_instruction): Use SIGNED64 for 64 bit
        * gencode.c (build_instruction): Use SIGNED64 for 64 bit
        constants.
        constants.
        (build_instruction): Ditto for LL.
        (build_instruction): Ditto for LL.
Thu Sep  4 17:21:23 1997  Doug Evans  
Thu Sep  4 17:21:23 1997  Doug Evans  
        * configure: Regenerated to track ../common/aclocal.m4 changes.
        * configure: Regenerated to track ../common/aclocal.m4 changes.
Wed Aug 27 18:13:22 1997  Andrew Cagney  
Wed Aug 27 18:13:22 1997  Andrew Cagney  
        * configure: Regenerated to track ../common/aclocal.m4 changes.
        * configure: Regenerated to track ../common/aclocal.m4 changes.
        * config.in: Ditto.
        * config.in: Ditto.
Wed Aug 27 14:12:27 1997  Andrew Cagney  
Wed Aug 27 14:12:27 1997  Andrew Cagney  
        * interp.c (sim_open): Add call to sim_analyze_program, update
        * interp.c (sim_open): Add call to sim_analyze_program, update
        call to sim_config.
        call to sim_config.
Tue Aug 26 10:40:07 1997  Andrew Cagney  
Tue Aug 26 10:40:07 1997  Andrew Cagney  
        * interp.c (sim_kill): Delete.
        * interp.c (sim_kill): Delete.
        (sim_create_inferior): Add ABFD argument. Set PC from same.
        (sim_create_inferior): Add ABFD argument. Set PC from same.
        (sim_load): Move code initializing trap handlers from here.
        (sim_load): Move code initializing trap handlers from here.
        (sim_open): To here.
        (sim_open): To here.
        (sim_load): Delete, use sim-hload.c.
        (sim_load): Delete, use sim-hload.c.
        * Makefile.in (SIM_OBJS): Add sim-hload.o module.
        * Makefile.in (SIM_OBJS): Add sim-hload.o module.
Mon Aug 25 17:50:22 1997  Andrew Cagney  
Mon Aug 25 17:50:22 1997  Andrew Cagney  
        * configure: Regenerated to track ../common/aclocal.m4 changes.
        * configure: Regenerated to track ../common/aclocal.m4 changes.
        * config.in: Ditto.
        * config.in: Ditto.
Mon Aug 25 15:59:48 1997  Andrew Cagney  
Mon Aug 25 15:59:48 1997  Andrew Cagney  
        * interp.c (sim_open): Add ABFD argument.
        * interp.c (sim_open): Add ABFD argument.
        (sim_load): Move call to sim_config from here.
        (sim_load): Move call to sim_config from here.
        (sim_open): To here.  Check return status.
        (sim_open): To here.  Check return status.
Fri Jul 25 15:00:45 1997  Gavin Koch  
Fri Jul 25 15:00:45 1997  Gavin Koch  
        * gencode.c (build_instruction): Two arg MADD should
        * gencode.c (build_instruction): Two arg MADD should
        not assign result to $0.
        not assign result to $0.
Thu Jun 26 12:13:17 1997  Angela Marie Thomas (angela@cygnus.com)
Thu Jun 26 12:13:17 1997  Angela Marie Thomas (angela@cygnus.com)
        * sim/mips/configure: Change default_sim_endian to 0 (bi-endian)
        * sim/mips/configure: Change default_sim_endian to 0 (bi-endian)
        * sim/mips/configure.in: Regenerate.
        * sim/mips/configure.in: Regenerate.
Wed Jul  9 10:29:21 1997  Andrew Cagney  
Wed Jul  9 10:29:21 1997  Andrew Cagney  
        * interp.c (SUB_REG_UW, SUB_REG_SW, SUB_REG_*): Use more explicit
        * interp.c (SUB_REG_UW, SUB_REG_SW, SUB_REG_*): Use more explicit
        signed8, unsigned8 et.al. types.
        signed8, unsigned8 et.al. types.
        * interp.c (SUB_REG_FETCH): Handle both little and big endian
        * interp.c (SUB_REG_FETCH): Handle both little and big endian
        hosts when selecting subreg.
        hosts when selecting subreg.
Wed Jul  2 11:54:10 1997  Jeffrey A Law  (law@cygnus.com)
Wed Jul  2 11:54:10 1997  Jeffrey A Law  (law@cygnus.com)
        * interp.c (sim_engine_run): Reset the ZERO register to zero
        * interp.c (sim_engine_run): Reset the ZERO register to zero
        regardless of FEATURE_WARN_ZERO.
        regardless of FEATURE_WARN_ZERO.
        * gencode.c (FEATURE_WARNINGS): Remove FEATURE_WARN_ZERO.
        * gencode.c (FEATURE_WARNINGS): Remove FEATURE_WARN_ZERO.
Wed Jun  4 10:43:14 1997  Andrew Cagney  
Wed Jun  4 10:43:14 1997  Andrew Cagney  
        * interp.c (decode_coproc): Implement MTC0 N, CAUSE.
        * interp.c (decode_coproc): Implement MTC0 N, CAUSE.
        (SignalException): For BreakPoints ignore any mode bits and just
        (SignalException): For BreakPoints ignore any mode bits and just
        save the PC.
        save the PC.
        (SignalException): Always set the CAUSE register.
        (SignalException): Always set the CAUSE register.
Tue Jun  3 05:00:33 1997  Andrew Cagney  
Tue Jun  3 05:00:33 1997  Andrew Cagney  
        * interp.c (SignalException): Clear the simDELAYSLOT flag when an
        * interp.c (SignalException): Clear the simDELAYSLOT flag when an
        exception has been taken.
        exception has been taken.
        * interp.c: Implement the ERET and mt/f sr instructions.
        * interp.c: Implement the ERET and mt/f sr instructions.
Sat May 31 00:44:16 1997  Andrew Cagney  
Sat May 31 00:44:16 1997  Andrew Cagney  
        * interp.c (SignalException): Don't bother restarting an
        * interp.c (SignalException): Don't bother restarting an
        interrupt.
        interrupt.
Fri May 30 23:41:48 1997  Andrew Cagney  
Fri May 30 23:41:48 1997  Andrew Cagney  
        * interp.c (SignalException): Really take an interrupt.
        * interp.c (SignalException): Really take an interrupt.
        (interrupt_event): Only deliver interrupts when enabled.
        (interrupt_event): Only deliver interrupts when enabled.
Tue May 27 20:08:06 1997  Andrew Cagney  
Tue May 27 20:08:06 1997  Andrew Cagney  
        * interp.c (sim_info): Only print info when verbose.
        * interp.c (sim_info): Only print info when verbose.
        (sim_info) Use sim_io_printf for output.
        (sim_info) Use sim_io_printf for output.
Tue May 27 14:22:23 1997  Andrew Cagney  
Tue May 27 14:22:23 1997  Andrew Cagney  
        * interp.c (CoProcPresent): Add UNUSED attribute - not used by all
        * interp.c (CoProcPresent): Add UNUSED attribute - not used by all
        mips architectures.
        mips architectures.
Tue May 27 14:22:23 1997  Andrew Cagney  
Tue May 27 14:22:23 1997  Andrew Cagney  
        * interp.c (sim_do_command): Check for common commands if a
        * interp.c (sim_do_command): Check for common commands if a
        simulator specific command fails.
        simulator specific command fails.
Thu May 22 09:32:03 1997  Gavin Koch  
Thu May 22 09:32:03 1997  Gavin Koch  
        * interp.c (sim_engine_run): ifdef out uses of simSTOP, simSTEP
        * interp.c (sim_engine_run): ifdef out uses of simSTOP, simSTEP
        and simBE when DEBUG is defined.
        and simBE when DEBUG is defined.
Wed May 21 09:08:10 1997  Andrew Cagney  
Wed May 21 09:08:10 1997  Andrew Cagney  
        * interp.c (interrupt_event): New function.  Pass exception event
        * interp.c (interrupt_event): New function.  Pass exception event
        onto exception handler.
        onto exception handler.
        * configure.in: Check for stdlib.h.
        * configure.in: Check for stdlib.h.
        * configure: Regenerate.
        * configure: Regenerate.
        * gencode.c (build_instruction): Add UNUSED attribute to tempS
        * gencode.c (build_instruction): Add UNUSED attribute to tempS
        variable declaration.
        variable declaration.
        (build_instruction): Initialize memval1.
        (build_instruction): Initialize memval1.
        (build_instruction): Add UNUSED attribute to byte, bigend,
        (build_instruction): Add UNUSED attribute to byte, bigend,
        reverse.
        reverse.
        (build_operands): Ditto.
        (build_operands): Ditto.
        * interp.c: Fix GCC warnings.
        * interp.c: Fix GCC warnings.
        (sim_get_quit_code): Delete.
        (sim_get_quit_code): Delete.
        * configure.in: Add INLINE, ENDIAN, HOSTENDIAN and WARNINGS.
        * configure.in: Add INLINE, ENDIAN, HOSTENDIAN and WARNINGS.
        * Makefile.in: Ditto.
        * Makefile.in: Ditto.
        * configure: Re-generate.
        * configure: Re-generate.
        * Makefile.in (SIM_OBJS): Add sim-watch.o module.
        * Makefile.in (SIM_OBJS): Add sim-watch.o module.
Tue May 20 15:08:56 1997  Andrew Cagney  
Tue May 20 15:08:56 1997  Andrew Cagney  
        * interp.c (mips_option_handler): New function parse argumes using
        * interp.c (mips_option_handler): New function parse argumes using
        sim-options.
        sim-options.
        (myname): Replace with STATE_MY_NAME.
        (myname): Replace with STATE_MY_NAME.
        (sim_open): Delete check for host endianness - performed by
        (sim_open): Delete check for host endianness - performed by
        sim_config.
        sim_config.
        (simHOSTBE, simBE): Delete, replaced by sim-endian flags.
        (simHOSTBE, simBE): Delete, replaced by sim-endian flags.
        (sim_open): Move much of the initialization from here.
        (sim_open): Move much of the initialization from here.
        (sim_load): To here.  After the image has been loaded and
        (sim_load): To here.  After the image has been loaded and
        endianness set.
        endianness set.
        (sim_open): Move ColdReset from here.
        (sim_open): Move ColdReset from here.
        (sim_create_inferior): To here.
        (sim_create_inferior): To here.
        (sim_open): Make FP check less dependant on host endianness.
        (sim_open): Make FP check less dependant on host endianness.
        * Makefile.in (SIM_RUN_OBJS): Set to nrun.o - use new version or
        * Makefile.in (SIM_RUN_OBJS): Set to nrun.o - use new version or
        run.
        run.
        * interp.c (sim_set_callbacks): Delete.
        * interp.c (sim_set_callbacks): Delete.
        * interp.c (membank, membank_base, membank_size): Replace with
        * interp.c (membank, membank_base, membank_size): Replace with
        STATE_MEMORY, STATE_MEM_SIZE, STATE_MEM_BASE.
        STATE_MEMORY, STATE_MEM_SIZE, STATE_MEM_BASE.
        (sim_open): Remove call to callback->init. gdb/run do this.
        (sim_open): Remove call to callback->init. gdb/run do this.
        * interp.c: Update
        * interp.c: Update
        * sim-main.h (SIM_HAVE_FLATMEM): Define.
        * sim-main.h (SIM_HAVE_FLATMEM): Define.
        * interp.c (big_endian_p): Delete, replaced by
        * interp.c (big_endian_p): Delete, replaced by
        current_target_byte_order.
        current_target_byte_order.
Tue May 20 13:55:00 1997  Andrew Cagney  
Tue May 20 13:55:00 1997  Andrew Cagney  
        * interp.c (host_read_long, host_read_word, host_swap_word,
        * interp.c (host_read_long, host_read_word, host_swap_word,
        host_swap_long): Delete. Using common sim-endian.
        host_swap_long): Delete. Using common sim-endian.
        (sim_fetch_register, sim_store_register): Use H2T.
        (sim_fetch_register, sim_store_register): Use H2T.
        (pipeline_ticks): Delete.  Handled by sim-events.
        (pipeline_ticks): Delete.  Handled by sim-events.
        (sim_info): Update.
        (sim_info): Update.
        (sim_engine_run): Update.
        (sim_engine_run): Update.
Tue May 20 13:42:03 1997  Andrew Cagney  
Tue May 20 13:42:03 1997  Andrew Cagney  
        * interp.c (sim_stop_reason): Move code determining simEXCEPTION
        * interp.c (sim_stop_reason): Move code determining simEXCEPTION
        reason from here.
        reason from here.
        (SignalException): To here. Signal using sim_engine_halt.
        (SignalException): To here. Signal using sim_engine_halt.
        (sim_stop_reason): Delete, moved to common.
        (sim_stop_reason): Delete, moved to common.
Tue May 20 10:19:48 1997  Andrew Cagney  
Tue May 20 10:19:48 1997  Andrew Cagney  
        * interp.c (sim_open): Add callback argument.
        * interp.c (sim_open): Add callback argument.
        (sim_set_callbacks): Delete SIM_DESC argument.
        (sim_set_callbacks): Delete SIM_DESC argument.
        (sim_size): Ditto.
        (sim_size): Ditto.
Mon May 19 18:20:38 1997  Andrew Cagney  
Mon May 19 18:20:38 1997  Andrew Cagney  
        * Makefile.in (SIM_OBJS): Add common modules.
        * Makefile.in (SIM_OBJS): Add common modules.
        * interp.c (sim_set_callbacks): Also set SD callback.
        * interp.c (sim_set_callbacks): Also set SD callback.
        (set_endianness, xfer_*, swap_*): Delete.
        (set_endianness, xfer_*, swap_*): Delete.
        (host_read_word, host_read_long, host_swap_word, host_swap_long):
        (host_read_word, host_read_long, host_swap_word, host_swap_long):
        Change to functions using sim-endian macros.
        Change to functions using sim-endian macros.
        (control_c, sim_stop): Delete, use common version.
        (control_c, sim_stop): Delete, use common version.
        (simulate): Convert into.
        (simulate): Convert into.
        (sim_engine_run): This function.
        (sim_engine_run): This function.
        (sim_resume): Delete.
        (sim_resume): Delete.
        * interp.c (simulation): New variable - the simulator object.
        * interp.c (simulation): New variable - the simulator object.
        (sim_kind): Delete global - merged into simulation.
        (sim_kind): Delete global - merged into simulation.
        (sim_load): Cleanup.  Move PC assignment from here.
        (sim_load): Cleanup.  Move PC assignment from here.
        (sim_create_inferior): To here.
        (sim_create_inferior): To here.
        * sim-main.h: New file.
        * sim-main.h: New file.
        * interp.c (sim-main.h): Include.
        * interp.c (sim-main.h): Include.
Thu Apr 24 00:39:51 1997  Doug Evans  
Thu Apr 24 00:39:51 1997  Doug Evans  
        * configure: Regenerated to track ../common/aclocal.m4 changes.
        * configure: Regenerated to track ../common/aclocal.m4 changes.
Wed Apr 23 17:32:19 1997  Doug Evans  
Wed Apr 23 17:32:19 1997  Doug Evans  
        * tconfig.in (SIM_HAVE_BIENDIAN): Define.
        * tconfig.in (SIM_HAVE_BIENDIAN): Define.
Mon Apr 21 17:16:13 1997  Gavin Koch  
Mon Apr 21 17:16:13 1997  Gavin Koch  
        * gencode.c (build_instruction): DIV instructions: check
        * gencode.c (build_instruction): DIV instructions: check
        for division by zero and integer overflow before using
        for division by zero and integer overflow before using
        host's division operation.
        host's division operation.
Thu Apr 17 03:18:14 1997  Doug Evans  
Thu Apr 17 03:18:14 1997  Doug Evans  
        * Makefile.in (SIM_OBJS): Add sim-load.o.
        * Makefile.in (SIM_OBJS): Add sim-load.o.
        * interp.c: #include bfd.h.
        * interp.c: #include bfd.h.
        (target_byte_order): Delete.
        (target_byte_order): Delete.
        (sim_kind, myname, big_endian_p): New static locals.
        (sim_kind, myname, big_endian_p): New static locals.
        (sim_open): Set sim_kind, myname.  Move call to set_endianness to
        (sim_open): Set sim_kind, myname.  Move call to set_endianness to
        after argument parsing.  Recognize -E arg, set endianness accordingly.
        after argument parsing.  Recognize -E arg, set endianness accordingly.
        (sim_load): Return SIM_RC.  New arg abfd.  Call sim_load_file to
        (sim_load): Return SIM_RC.  New arg abfd.  Call sim_load_file to
        load file into simulator.  Set PC from bfd.
        load file into simulator.  Set PC from bfd.
        (sim_create_inferior): Return SIM_RC.  Delete arg start_address.
        (sim_create_inferior): Return SIM_RC.  Delete arg start_address.
        (set_endianness): Use big_endian_p instead of target_byte_order.
        (set_endianness): Use big_endian_p instead of target_byte_order.
Wed Apr 16 17:55:37 1997  Andrew Cagney  
Wed Apr 16 17:55:37 1997  Andrew Cagney  
        * interp.c (sim_size): Delete prototype - conflicts with
        * interp.c (sim_size): Delete prototype - conflicts with
        definition in remote-sim.h.  Correct definition.
        definition in remote-sim.h.  Correct definition.
Mon Apr  7 15:45:02 1997  Andrew Cagney  
Mon Apr  7 15:45:02 1997  Andrew Cagney  
        * configure: Regenerated to track ../common/aclocal.m4 changes.
        * configure: Regenerated to track ../common/aclocal.m4 changes.
        * config.in: Ditto.
        * config.in: Ditto.
Wed Apr  2 15:06:28 1997  Doug Evans  
Wed Apr  2 15:06:28 1997  Doug Evans  
        * interp.c (sim_open): New arg `kind'.
        * interp.c (sim_open): New arg `kind'.
        * configure: Regenerated to track ../common/aclocal.m4 changes.
        * configure: Regenerated to track ../common/aclocal.m4 changes.
Wed Apr  2 14:34:19 1997 Andrew Cagney 
Wed Apr  2 14:34:19 1997 Andrew Cagney 
        * configure: Regenerated to track ../common/aclocal.m4 changes.
        * configure: Regenerated to track ../common/aclocal.m4 changes.
Tue Mar 25 11:38:22 1997  Doug Evans  
Tue Mar 25 11:38:22 1997  Doug Evans  
        * interp.c (sim_open): Set optind to 0 before calling getopt.
        * interp.c (sim_open): Set optind to 0 before calling getopt.
Wed Mar 19 01:14:00 1997  Andrew Cagney  
Wed Mar 19 01:14:00 1997  Andrew Cagney  
        * configure: Regenerated to track ../common/aclocal.m4 changes.
        * configure: Regenerated to track ../common/aclocal.m4 changes.
Mon Mar 17 10:52:59 1997  Gavin Koch  
Mon Mar 17 10:52:59 1997  Gavin Koch  
        * interp.c : Replace uses of pr_addr with pr_uword64
        * interp.c : Replace uses of pr_addr with pr_uword64
        where the bit length is always 64 independent of SIM_ADDR.
        where the bit length is always 64 independent of SIM_ADDR.
        (pr_uword64) : added.
        (pr_uword64) : added.
Mon Mar 17 15:10:07 1997  Andrew Cagney  
Mon Mar 17 15:10:07 1997  Andrew Cagney  
        * configure: Re-generate.
        * configure: Re-generate.
Fri Mar 14 10:34:11 1997  Michael Meissner  
Fri Mar 14 10:34:11 1997  Michael Meissner  
        * configure: Regenerate to track ../common/aclocal.m4 changes.
        * configure: Regenerate to track ../common/aclocal.m4 changes.
Thu Mar 13 12:51:36 1997  Doug Evans  
Thu Mar 13 12:51:36 1997  Doug Evans  
        * interp.c (sim_open): New SIM_DESC result.  Argument is now
        * interp.c (sim_open): New SIM_DESC result.  Argument is now
        in argv form.
        in argv form.
        (other sim_*): New SIM_DESC argument.
        (other sim_*): New SIM_DESC argument.
Mon Feb 24 22:47:14 1997  Dawn Perchik  
Mon Feb 24 22:47:14 1997  Dawn Perchik  
        * interp.c: Fix printing of addresses for non-64-bit targets.
        * interp.c: Fix printing of addresses for non-64-bit targets.
        (pr_addr): Add function to print address based on size.
        (pr_addr): Add function to print address based on size.
Wed Feb 19 14:42:09 1997  Mark Alexander  
Wed Feb 19 14:42:09 1997  Mark Alexander  
        * interp.c (simopen): Add support for LSI MiniRISC PMON vectors.
        * interp.c (simopen): Add support for LSI MiniRISC PMON vectors.
Thu Feb 13 14:08:30 1997  Ian Lance Taylor  
Thu Feb 13 14:08:30 1997  Ian Lance Taylor  
        * gencode.c (build_mips16_operands): Correct computation of base
        * gencode.c (build_mips16_operands): Correct computation of base
        address for extended PC relative instruction.
        address for extended PC relative instruction.
Thu Feb  6 17:16:15 1997  Ian Lance Taylor  
Thu Feb  6 17:16:15 1997  Ian Lance Taylor  
        * interp.c (mips16_entry): Add support for floating point cases.
        * interp.c (mips16_entry): Add support for floating point cases.
        (SignalException): Pass floating point cases to mips16_entry.
        (SignalException): Pass floating point cases to mips16_entry.
        (ValueFPR): Don't restrict fmt_single and fmt_word to even
        (ValueFPR): Don't restrict fmt_single and fmt_word to even
        registers.
        registers.
        (StoreFPR): Likewise.  Also, don't clobber fpr + 1 for fmt_single
        (StoreFPR): Likewise.  Also, don't clobber fpr + 1 for fmt_single
        or fmt_word.
        or fmt_word.
        (COP_LW): Pass fmt_word rather than fmt_uninterpreted to StoreFPR,
        (COP_LW): Pass fmt_word rather than fmt_uninterpreted to StoreFPR,
        and then set the state to fmt_uninterpreted.
        and then set the state to fmt_uninterpreted.
        (COP_SW): Temporarily set the state to fmt_word while calling
        (COP_SW): Temporarily set the state to fmt_word while calling
        ValueFPR.
        ValueFPR.
Tue Feb  4 16:48:25 1997  Ian Lance Taylor  
Tue Feb  4 16:48:25 1997  Ian Lance Taylor  
        * gencode.c (build_instruction): The high order may be set in the
        * gencode.c (build_instruction): The high order may be set in the
        comparison flags at any ISA level, not just ISA 4.
        comparison flags at any ISA level, not just ISA 4.
Tue Feb  4 13:33:30 1997  Doug Evans  
Tue Feb  4 13:33:30 1997  Doug Evans  
        * Makefile.in (@COMMON_MAKEFILE_FRAG): Use
        * Makefile.in (@COMMON_MAKEFILE_FRAG): Use
        COMMON_{PRE,POST}_CONFIG_FRAG instead.
        COMMON_{PRE,POST}_CONFIG_FRAG instead.
        * configure.in: sinclude ../common/aclocal.m4.
        * configure.in: sinclude ../common/aclocal.m4.
        * configure: Regenerated.
        * configure: Regenerated.
Fri Jan 31 11:11:45 1997  Ian Lance Taylor  
Fri Jan 31 11:11:45 1997  Ian Lance Taylor  
        * configure: Rebuild after change to aclocal.m4.
        * configure: Rebuild after change to aclocal.m4.
Thu Jan 23 11:46:23 1997  Stu Grossman  (grossman@critters.cygnus.com)
Thu Jan 23 11:46:23 1997  Stu Grossman  (grossman@critters.cygnus.com)
        * configure configure.in Makefile.in:  Update to new configure
        * configure configure.in Makefile.in:  Update to new configure
        scheme which is more compatible with WinGDB builds.
        scheme which is more compatible with WinGDB builds.
        * configure.in:  Improve comment on how to run autoconf.
        * configure.in:  Improve comment on how to run autoconf.
        * configure:  Re-run autoconf to get new ../common/aclocal.m4.
        * configure:  Re-run autoconf to get new ../common/aclocal.m4.
        * Makefile.in:  Use autoconf substitution to install common
        * Makefile.in:  Use autoconf substitution to install common
        makefile fragment.
        makefile fragment.
Wed Jan  8 12:39:03 1997  Jim Wilson  
Wed Jan  8 12:39:03 1997  Jim Wilson  
        * gencode.c (build_instruction): Use BigEndianCPU instead of
        * gencode.c (build_instruction): Use BigEndianCPU instead of
        ByteSwapMem.
        ByteSwapMem.
Thu Jan 02 22:23:04 1997  Mark Alexander  
Thu Jan 02 22:23:04 1997  Mark Alexander  
        * interp.c (sim_monitor): Make output to stdout visible in
        * interp.c (sim_monitor): Make output to stdout visible in
        wingdb's I/O log window.
        wingdb's I/O log window.
Tue Dec 31 07:04:00 1996  Mark Alexander  
Tue Dec 31 07:04:00 1996  Mark Alexander  
        * support.h: Undo previous change to SIGTRAP
        * support.h: Undo previous change to SIGTRAP
        and SIGQUIT values.
        and SIGQUIT values.
Mon Dec 30 17:36:06 1996  Ian Lance Taylor  
Mon Dec 30 17:36:06 1996  Ian Lance Taylor  
        * interp.c (store_word, load_word): New static functions.
        * interp.c (store_word, load_word): New static functions.
        (mips16_entry): New static function.
        (mips16_entry): New static function.
        (SignalException): Look for mips16 entry and exit instructions.
        (SignalException): Look for mips16 entry and exit instructions.
        (simulate): Use the correct index when setting fpr_state after
        (simulate): Use the correct index when setting fpr_state after
        doing a pending move.
        doing a pending move.
Sun Dec 29 09:37:18 1996  Mark Alexander  
Sun Dec 29 09:37:18 1996  Mark Alexander  
        * interp.c: Fix byte-swapping code throughout to work on
        * interp.c: Fix byte-swapping code throughout to work on
        both little- and big-endian hosts.
        both little- and big-endian hosts.
Sun Dec 29 09:18:32 1996  Mark Alexander  
Sun Dec 29 09:18:32 1996  Mark Alexander  
        * support.h: Make definitions of SIGTRAP and SIGQUIT consistent
        * support.h: Make definitions of SIGTRAP and SIGQUIT consistent
        with gdb/config/i386/xm-windows.h.
        with gdb/config/i386/xm-windows.h.
Fri Dec 27 22:48:51 1996  Mark Alexander  
Fri Dec 27 22:48:51 1996  Mark Alexander  
        * gencode.c (build_instruction): Work around MSVC++ code gen bug
        * gencode.c (build_instruction): Work around MSVC++ code gen bug
        that messes up arithmetic shifts.
        that messes up arithmetic shifts.
Fri Dec 20 11:04:05 1996  Stu Grossman  (grossman@critters.cygnus.com)
Fri Dec 20 11:04:05 1996  Stu Grossman  (grossman@critters.cygnus.com)
        * support.h:  Use _WIN32 instead of __WIN32__.  Also add defs for
        * support.h:  Use _WIN32 instead of __WIN32__.  Also add defs for
        SIGTRAP and SIGQUIT for _WIN32.
        SIGTRAP and SIGQUIT for _WIN32.
Thu Dec 19 14:07:27 1996  Ian Lance Taylor  
Thu Dec 19 14:07:27 1996  Ian Lance Taylor  
        * gencode.c (build_instruction) [MUL]: Cast operands to word64, to
        * gencode.c (build_instruction) [MUL]: Cast operands to word64, to
        force a 64 bit multiplication.
        force a 64 bit multiplication.
        (build_instruction) [OR]: In mips16 mode, don't do anything if the
        (build_instruction) [OR]: In mips16 mode, don't do anything if the
        destination register is 0, since that is the default mips16 nop
        destination register is 0, since that is the default mips16 nop
        instruction.
        instruction.
Mon Dec 16 14:59:38 1996  Ian Lance Taylor  
Mon Dec 16 14:59:38 1996  Ian Lance Taylor  
        * gencode.c (MIPS16_DECODE): SWRASP is I8, not RI.
        * gencode.c (MIPS16_DECODE): SWRASP is I8, not RI.
        (build_endian_shift): Don't check proc64.
        (build_endian_shift): Don't check proc64.
        (build_instruction): Always set memval to uword64.  Cast op2 to
        (build_instruction): Always set memval to uword64.  Cast op2 to
        uword64 when shifting it left in memory instructions.  Always use
        uword64 when shifting it left in memory instructions.  Always use
        the same code for stores--don't special case proc64.
        the same code for stores--don't special case proc64.
        * gencode.c (build_mips16_operands): Fix base PC value for PC
        * gencode.c (build_mips16_operands): Fix base PC value for PC
        relative operands.
        relative operands.
        (build_instruction): Call JALDELAYSLOT rather than DELAYSLOT for a
        (build_instruction): Call JALDELAYSLOT rather than DELAYSLOT for a
        jal instruction.
        jal instruction.
        * interp.c (simJALDELAYSLOT): Define.
        * interp.c (simJALDELAYSLOT): Define.
        (JALDELAYSLOT): Define.
        (JALDELAYSLOT): Define.
        (INDELAYSLOT, INJALDELAYSLOT): Define.
        (INDELAYSLOT, INJALDELAYSLOT): Define.
        (simulate): Clear simJALDELAYSLOT when simDELAYSLOT is cleared.
        (simulate): Clear simJALDELAYSLOT when simDELAYSLOT is cleared.
Tue Dec 24 22:11:20 1996  Angela Marie Thomas (angela@cygnus.com)
Tue Dec 24 22:11:20 1996  Angela Marie Thomas (angela@cygnus.com)
        * interp.c (sim_open): add flush_cache as a PMON routine
        * interp.c (sim_open): add flush_cache as a PMON routine
        (sim_monitor): handle flush_cache by ignoring it
        (sim_monitor): handle flush_cache by ignoring it
Wed Dec 11 13:53:51 1996  Jim Wilson  
Wed Dec 11 13:53:51 1996  Jim Wilson  
        * gencode.c (build_instruction): Use !ByteSwapMem instead of
        * gencode.c (build_instruction): Use !ByteSwapMem instead of
        BigEndianMem.
        BigEndianMem.
        * interp.c (CONFIG, config_EP_{mask,shift,D,DxxDxx, config_BE): Delete.
        * interp.c (CONFIG, config_EP_{mask,shift,D,DxxDxx, config_BE): Delete.
        (BigEndianMem): Rename to ByteSwapMem and change sense.
        (BigEndianMem): Rename to ByteSwapMem and change sense.
        (BigEndianCPU, sim_write, LoadMemory, StoreMemory): Change
        (BigEndianCPU, sim_write, LoadMemory, StoreMemory): Change
        BigEndianMem references to !ByteSwapMem.
        BigEndianMem references to !ByteSwapMem.
        (set_endianness): New function, with prototype.
        (set_endianness): New function, with prototype.
        (sim_open): Call set_endianness.
        (sim_open): Call set_endianness.
        (sim_info): Use simBE instead of BigEndianMem.
        (sim_info): Use simBE instead of BigEndianMem.
        (xfer_direct_word, xfer_direct_long, swap_direct_word,
        (xfer_direct_word, xfer_direct_long, swap_direct_word,
        swap_direct_long, xfer_big_word, xfer_big_long, xfer_little_word,
        swap_direct_long, xfer_big_word, xfer_big_long, xfer_little_word,
        xfer_little_long, swap_word, swap_long): Delete unnecessary MSC_VER
        xfer_little_long, swap_word, swap_long): Delete unnecessary MSC_VER
        ifdefs, keeping the prototype declaration.
        ifdefs, keeping the prototype declaration.
        (swap_word): Rewrite correctly.
        (swap_word): Rewrite correctly.
        (ColdReset): Delete references to CONFIG.  Delete endianness related
        (ColdReset): Delete references to CONFIG.  Delete endianness related
        code; moved to set_endianness.
        code; moved to set_endianness.
Tue Dec 10 11:32:04 1996  Jim Wilson  
Tue Dec 10 11:32:04 1996  Jim Wilson  
        * gencode.c (build_instruction, case JUMP): Truncate PC to 32 bits.
        * gencode.c (build_instruction, case JUMP): Truncate PC to 32 bits.
        * interp.c (CHECKHILO): Define away.
        * interp.c (CHECKHILO): Define away.
        (simSIGINT): New macro.
        (simSIGINT): New macro.
        (membank_size): Increase from 1MB to 2MB.
        (membank_size): Increase from 1MB to 2MB.
        (control_c): New function.
        (control_c): New function.
        (sim_resume): Rename parameter signal to signal_number.  Add local
        (sim_resume): Rename parameter signal to signal_number.  Add local
        variable prev.  Call signal before and after simulate.
        variable prev.  Call signal before and after simulate.
        (sim_stop_reason): Add simSIGINT support.
        (sim_stop_reason): Add simSIGINT support.
        (sim_warning, sim_error, dotrace, SignalException): Define as stdarg
        (sim_warning, sim_error, dotrace, SignalException): Define as stdarg
        functions always.
        functions always.
        (sim_warning): Delete call to SignalException.  Do call printf_filtered
        (sim_warning): Delete call to SignalException.  Do call printf_filtered
        if logfh is NULL.
        if logfh is NULL.
        (AddressTranslation): Add #ifdef DEBUG around debugging message and
        (AddressTranslation): Add #ifdef DEBUG around debugging message and
        a call to sim_warning.
        a call to sim_warning.
Wed Nov 27 11:53:50 1996  Ian Lance Taylor  
Wed Nov 27 11:53:50 1996  Ian Lance Taylor  
        * gencode.c (process_instructions): If ! proc64, skip DOUBLEWORD
        * gencode.c (process_instructions): If ! proc64, skip DOUBLEWORD
        16 bit instructions.
        16 bit instructions.
Tue Nov 26 11:53:12 1996  Ian Lance Taylor  
Tue Nov 26 11:53:12 1996  Ian Lance Taylor  
        Add support for mips16 (16 bit MIPS implementation):
        Add support for mips16 (16 bit MIPS implementation):
        * gencode.c (inst_type): Add mips16 instruction encoding types.
        * gencode.c (inst_type): Add mips16 instruction encoding types.
        (GETDATASIZEINSN): Define.
        (GETDATASIZEINSN): Define.
        (MIPS_DECODE): Add REG flag to dsllv, dsrav, and dsrlv.  Add
        (MIPS_DECODE): Add REG flag to dsllv, dsrav, and dsrlv.  Add
        jalx.  Add LEFT flag to mfhi and mflo.  Add RIGHT flag to mthi and
        jalx.  Add LEFT flag to mfhi and mflo.  Add RIGHT flag to mthi and
        mtlo.
        mtlo.
        (MIPS16_DECODE): New table, for mips16 instructions.
        (MIPS16_DECODE): New table, for mips16 instructions.
        (bitmap_val): New static function.
        (bitmap_val): New static function.
        (struct mips16_op): Define.
        (struct mips16_op): Define.
        (mips16_op_table): New table, for mips16 operands.
        (mips16_op_table): New table, for mips16 operands.
        (build_mips16_operands): New static function.
        (build_mips16_operands): New static function.
        (process_instructions): If PC is odd, decode a mips16
        (process_instructions): If PC is odd, decode a mips16
        instruction.  Break out instruction handling into new
        instruction.  Break out instruction handling into new
        build_instruction function.
        build_instruction function.
        (build_instruction): New static function, broken out of
        (build_instruction): New static function, broken out of
        process_instructions.  Check modifiers rather than flags for SHIFT
        process_instructions.  Check modifiers rather than flags for SHIFT
        bit count and m[ft]{hi,lo} direction.
        bit count and m[ft]{hi,lo} direction.
        (usage): Pass program name to fprintf.
        (usage): Pass program name to fprintf.
        (main): Remove unused variable this_option_optind.  Change
        (main): Remove unused variable this_option_optind.  Change
        ``*loptarg++'' to ``loptarg++''.
        ``*loptarg++'' to ``loptarg++''.
        (my_strtoul): Parenthesize && within ||.
        (my_strtoul): Parenthesize && within ||.
        * interp.c (LoadMemory): Accept a halfword pAddr if vAddr is odd.
        * interp.c (LoadMemory): Accept a halfword pAddr if vAddr is odd.
        (simulate): If PC is odd, fetch a 16 bit instruction, and
        (simulate): If PC is odd, fetch a 16 bit instruction, and
        increment PC by 2 rather than 4.
        increment PC by 2 rather than 4.
        * configure.in: Add case for mips16*-*-*.
        * configure.in: Add case for mips16*-*-*.
        * configure: Rebuild.
        * configure: Rebuild.
Fri Nov 22 08:49:36 1996  Mark Alexander  
Fri Nov 22 08:49:36 1996  Mark Alexander  
        * interp.c: Allow -t to enable tracing in standalone simulator.
        * interp.c: Allow -t to enable tracing in standalone simulator.
        Fix garbage output in trace file and error messages.
        Fix garbage output in trace file and error messages.
Wed Nov 20 01:54:37 1996  Doug Evans  
Wed Nov 20 01:54:37 1996  Doug Evans  
        * Makefile.in: Delete stuff moved to ../common/Make-common.in.
        * Makefile.in: Delete stuff moved to ../common/Make-common.in.
        (SIM_{OBJS,EXTRA_CFLAGS,EXTRA_CLEAN}): Define.
        (SIM_{OBJS,EXTRA_CFLAGS,EXTRA_CLEAN}): Define.
        * configure.in: Simplify using macros in ../common/aclocal.m4.
        * configure.in: Simplify using macros in ../common/aclocal.m4.
        * configure: Regenerated.
        * configure: Regenerated.
        * tconfig.in: New file.
        * tconfig.in: New file.
Tue Nov 12 13:34:00 1996  Dawn Perchik  
Tue Nov 12 13:34:00 1996  Dawn Perchik  
        * interp.c: Fix bugs in 64-bit port.
        * interp.c: Fix bugs in 64-bit port.
        Use ansi function declarations for msvc compiler.
        Use ansi function declarations for msvc compiler.
        Initialize and test file pointer in trace code.
        Initialize and test file pointer in trace code.
        Prevent duplicate definition of LAST_EMED_REGNUM.
        Prevent duplicate definition of LAST_EMED_REGNUM.
Tue Oct 15 11:07:06 1996  Mark Alexander  
Tue Oct 15 11:07:06 1996  Mark Alexander  
        * interp.c (xfer_big_long): Prevent unwanted sign extension.
        * interp.c (xfer_big_long): Prevent unwanted sign extension.
Thu Sep 26 17:35:00 1996  James G. Smith  
Thu Sep 26 17:35:00 1996  James G. Smith  
        * interp.c (SignalException): Check for explicit terminating
        * interp.c (SignalException): Check for explicit terminating
        breakpoint value.
        breakpoint value.
        * gencode.c: Pass instruction value through SignalException()
        * gencode.c: Pass instruction value through SignalException()
        calls for Trap, Breakpoint and Syscall.
        calls for Trap, Breakpoint and Syscall.
Thu Sep 26 11:35:17 1996  James G. Smith  
Thu Sep 26 11:35:17 1996  James G. Smith  
        * interp.c (SquareRoot): Add HAVE_SQRT check to ensure sqrt() is
        * interp.c (SquareRoot): Add HAVE_SQRT check to ensure sqrt() is
        only used on those hosts that provide it.
        only used on those hosts that provide it.
        * configure.in: Add sqrt() to list of functions to be checked for.
        * configure.in: Add sqrt() to list of functions to be checked for.
        * config.in: Re-generated.
        * config.in: Re-generated.
        * configure: Re-generated.
        * configure: Re-generated.
Fri Sep 20 15:47:12 1996  Ian Lance Taylor  
Fri Sep 20 15:47:12 1996  Ian Lance Taylor  
        * gencode.c (process_instructions): Call build_endian_shift when
        * gencode.c (process_instructions): Call build_endian_shift when
        expanding STORE RIGHT, to fix swr.
        expanding STORE RIGHT, to fix swr.
        * support.h (SIGNEXTEND): If the sign bit is not set, explicitly
        * support.h (SIGNEXTEND): If the sign bit is not set, explicitly
        clear the high bits.
        clear the high bits.
        * interp.c (Convert): Fix fmt_single to fmt_long to not truncate.
        * interp.c (Convert): Fix fmt_single to fmt_long to not truncate.
        Fix float to int conversions to produce signed values.
        Fix float to int conversions to produce signed values.
Thu Sep 19 15:34:17 1996  Ian Lance Taylor  
Thu Sep 19 15:34:17 1996  Ian Lance Taylor  
        * gencode.c (MIPS_DECODE): Set UNSIGNED for multu instruction.
        * gencode.c (MIPS_DECODE): Set UNSIGNED for multu instruction.
        (process_instructions): Correct handling of nor instruction.
        (process_instructions): Correct handling of nor instruction.
        Correct shift count for 32 bit shift instructions. Correct sign
        Correct shift count for 32 bit shift instructions. Correct sign
        extension for arithmetic shifts to not shift the number of bits in
        extension for arithmetic shifts to not shift the number of bits in
        the type.  Fix 64 bit multiply high word calculation.  Fix 32 bit
        the type.  Fix 64 bit multiply high word calculation.  Fix 32 bit
        unsigned multiply.  Fix ldxc1 and friends to use coprocessor 1.
        unsigned multiply.  Fix ldxc1 and friends to use coprocessor 1.
        Fix madd.
        Fix madd.
        * interp.c (CHECKHILO): Don't set HIACCESS, LOACCESS, or HLPC.
        * interp.c (CHECKHILO): Don't set HIACCESS, LOACCESS, or HLPC.
        It's OK to have a mult follow a mult.  What's not OK is to have a
        It's OK to have a mult follow a mult.  What's not OK is to have a
        mult follow an mfhi.
        mult follow an mfhi.
        (Convert): Comment out incorrect rounding code.
        (Convert): Comment out incorrect rounding code.
Mon Sep 16 11:38:16 1996  James G. Smith  
Mon Sep 16 11:38:16 1996  James G. Smith  
        * interp.c (sim_monitor): Improved monitor printf
        * interp.c (sim_monitor): Improved monitor printf
        simulation. Tidied up simulator warnings, and added "--log" option
        simulation. Tidied up simulator warnings, and added "--log" option
        for directing warning message output.
        for directing warning message output.
        * gencode.c: Use sim_warning() rather than WARNING macro.
        * gencode.c: Use sim_warning() rather than WARNING macro.
Thu Aug 22 15:03:12 1996  Ian Lance Taylor  
Thu Aug 22 15:03:12 1996  Ian Lance Taylor  
        * Makefile.in (gencode): Depend upon gencode.o, getopt.o, and
        * Makefile.in (gencode): Depend upon gencode.o, getopt.o, and
        getopt1.o, rather than on gencode.c.  Link objects together.
        getopt1.o, rather than on gencode.c.  Link objects together.
        Don't link against -liberty.
        Don't link against -liberty.
        (gencode.o, getopt.o, getopt1.o): New targets.
        (gencode.o, getopt.o, getopt1.o): New targets.
        * gencode.c: Include  and "ansidecl.h".
        * gencode.c: Include  and "ansidecl.h".
        (AND): Undefine after including "ansidecl.h".
        (AND): Undefine after including "ansidecl.h".
        (ULONG_MAX): Define if not defined.
        (ULONG_MAX): Define if not defined.
        (OP_*): Don't define macros; now defined in opcode/mips.h.
        (OP_*): Don't define macros; now defined in opcode/mips.h.
        (main): Call my_strtoul rather than strtoul.
        (main): Call my_strtoul rather than strtoul.
        (my_strtoul): New static function.
        (my_strtoul): New static function.
Wed Jul 17 18:12:38 1996  Stu Grossman  (grossman@critters.cygnus.com)
Wed Jul 17 18:12:38 1996  Stu Grossman  (grossman@critters.cygnus.com)
        * gencode.c (process_instructions):  Generate word64 and uword64
        * gencode.c (process_instructions):  Generate word64 and uword64
        instead of `long long' and `unsigned long long' data types.
        instead of `long long' and `unsigned long long' data types.
        * interp.c:  #include sysdep.h to get signals, and define default
        * interp.c:  #include sysdep.h to get signals, and define default
        for SIGBUS.
        for SIGBUS.
        * (Convert):  Work around for Visual-C++ compiler bug with type
        * (Convert):  Work around for Visual-C++ compiler bug with type
        conversion.
        conversion.
        * support.h:  Make things compile under Visual-C++ by using
        * support.h:  Make things compile under Visual-C++ by using
        __int64 instead of `long long'.  Change many refs to long long
        __int64 instead of `long long'.  Change many refs to long long
        into word64/uword64 typedefs.
        into word64/uword64 typedefs.
Wed Jun 26 12:24:55 1996  Jason Molenda  (crash@godzilla.cygnus.co.jp)
Wed Jun 26 12:24:55 1996  Jason Molenda  (crash@godzilla.cygnus.co.jp)
        * Makefile.in (bindir, libdir, datadir, mandir, infodir, includedir,
        * Makefile.in (bindir, libdir, datadir, mandir, infodir, includedir,
        INSTALL_PROGRAM, INSTALL_DATA): Use autoconf-set values.
        INSTALL_PROGRAM, INSTALL_DATA): Use autoconf-set values.
        (docdir): Removed.
        (docdir): Removed.
        * configure.in (AC_PREREQ): autoconf 2.5 or higher.
        * configure.in (AC_PREREQ): autoconf 2.5 or higher.
        (AC_PROG_INSTALL): Added.
        (AC_PROG_INSTALL): Added.
        (AC_PROG_CC): Moved to before configure.host call.
        (AC_PROG_CC): Moved to before configure.host call.
        * configure: Rebuilt.
        * configure: Rebuilt.
Wed Jun  5 08:28:13 1996  James G. Smith  
Wed Jun  5 08:28:13 1996  James G. Smith  
        * configure.in: Define @SIMCONF@ depending on mips target.
        * configure.in: Define @SIMCONF@ depending on mips target.
        * configure: Rebuild.
        * configure: Rebuild.
        * Makefile.in (run): Add @SIMCONF@ to control simulator
        * Makefile.in (run): Add @SIMCONF@ to control simulator
        construction.
        construction.
        * gencode.c: Change LOADDRMASK to 64bit memory model only.
        * gencode.c: Change LOADDRMASK to 64bit memory model only.
        * interp.c: Remove some debugging, provide more detailed error
        * interp.c: Remove some debugging, provide more detailed error
        messages, update memory accesses to use LOADDRMASK.
        messages, update memory accesses to use LOADDRMASK.
Mon Jun  3 11:55:03 1996  Ian Lance Taylor  
Mon Jun  3 11:55:03 1996  Ian Lance Taylor  
        * configure.in: Add calls to AC_CONFIG_HEADER, AC_CHECK_HEADERS,
        * configure.in: Add calls to AC_CONFIG_HEADER, AC_CHECK_HEADERS,
        AC_CHECK_LIB, and AC_CHECK_FUNCS.  Change AC_OUTPUT to set
        AC_CHECK_LIB, and AC_CHECK_FUNCS.  Change AC_OUTPUT to set
        stamp-h.
        stamp-h.
        * configure: Rebuild.
        * configure: Rebuild.
        * config.in: New file, generated by autoheader.
        * config.in: New file, generated by autoheader.
        * interp.c: Include "config.h".  Include , ,
        * interp.c: Include "config.h".  Include , ,
        and  if they exist.  Replace #ifdef sun with #ifdef
        and  if they exist.  Replace #ifdef sun with #ifdef
        HAVE_ANINT and HAVE_AINT, as appropriate.
        HAVE_ANINT and HAVE_AINT, as appropriate.
        * Makefile.in (run): Use @LIBS@ rather than -lm.
        * Makefile.in (run): Use @LIBS@ rather than -lm.
        (interp.o): Depend upon config.h.
        (interp.o): Depend upon config.h.
        (Makefile): Just rebuild Makefile.
        (Makefile): Just rebuild Makefile.
        (clean): Remove stamp-h.
        (clean): Remove stamp-h.
        (mostlyclean): Make the same as clean, not as distclean.
        (mostlyclean): Make the same as clean, not as distclean.
        (config.h, stamp-h): New targets.
        (config.h, stamp-h): New targets.
Fri May 10 00:41:17 1996  James G. Smith  
Fri May 10 00:41:17 1996  James G. Smith  
        * interp.c (ColdReset): Fix boolean test. Make all simulator
        * interp.c (ColdReset): Fix boolean test. Make all simulator
        globals static.
        globals static.
Wed May  8 15:12:58 1996  James G. Smith  
Wed May  8 15:12:58 1996  James G. Smith  
        * interp.c (xfer_direct_word, xfer_direct_long,
        * interp.c (xfer_direct_word, xfer_direct_long,
        swap_direct_word, swap_direct_long, xfer_big_word,
        swap_direct_word, swap_direct_long, xfer_big_word,
        xfer_big_long, xfer_little_word, xfer_little_long,
        xfer_big_long, xfer_little_word, xfer_little_long,
        swap_word,swap_long): Added.
        swap_word,swap_long): Added.
        * interp.c (ColdReset): Provide function indirection to
        * interp.c (ColdReset): Provide function indirection to
        host<->simulated_target transfer routines.
        host<->simulated_target transfer routines.
        * interp.c (sim_store_register, sim_fetch_register): Updated to
        * interp.c (sim_store_register, sim_fetch_register): Updated to
        make use of indirected transfer routines.
        make use of indirected transfer routines.
Fri Apr 19 15:48:24 1996  James G. Smith  
Fri Apr 19 15:48:24 1996  James G. Smith  
        * gencode.c (process_instructions): Ensure FP ABS instruction
        * gencode.c (process_instructions): Ensure FP ABS instruction
        recognised.
        recognised.
        * interp.c (AbsoluteValue): Add routine. Also provide simple PMON
        * interp.c (AbsoluteValue): Add routine. Also provide simple PMON
        system call support.
        system call support.
Wed Apr 10 09:51:38 1996  James G. Smith  
Wed Apr 10 09:51:38 1996  James G. Smith  
        * interp.c (sim_do_command): Complain if callback structure not
        * interp.c (sim_do_command): Complain if callback structure not
        initialised.
        initialised.
Thu Mar 28 13:50:51 1996  James G. Smith  
Thu Mar 28 13:50:51 1996  James G. Smith  
        * interp.c (Convert): Provide round-to-nearest and round-to-zero
        * interp.c (Convert): Provide round-to-nearest and round-to-zero
        support for Sun hosts.
        support for Sun hosts.
        * Makefile.in (gencode): Ensure the host compiler and libraries
        * Makefile.in (gencode): Ensure the host compiler and libraries
        used for cross-hosted build.
        used for cross-hosted build.
Wed Mar 27 14:42:12 1996  James G. Smith  
Wed Mar 27 14:42:12 1996  James G. Smith  
        * interp.c, gencode.c: Some more (TODO) tidying.
        * interp.c, gencode.c: Some more (TODO) tidying.
Thu Mar  7 11:19:33 1996  James G. Smith  
Thu Mar  7 11:19:33 1996  James G. Smith  
        * gencode.c, interp.c: Replaced explicit long long references with
        * gencode.c, interp.c: Replaced explicit long long references with
        WORD64HI, WORD64LO, SET64HI and SET64LO macro calls.
        WORD64HI, WORD64LO, SET64HI and SET64LO macro calls.
        * support.h (SET64LO, SET64HI): Macros added.
        * support.h (SET64LO, SET64HI): Macros added.
Wed Feb 21 12:16:21 1996  Ian Lance Taylor  
Wed Feb 21 12:16:21 1996  Ian Lance Taylor  
        * configure: Regenerate with autoconf 2.7.
        * configure: Regenerate with autoconf 2.7.
Tue Jan 30 08:48:18 1996  Fred Fish  
Tue Jan 30 08:48:18 1996  Fred Fish  
        * interp.c (LoadMemory): Enclose text following #endif in /* */.
        * interp.c (LoadMemory): Enclose text following #endif in /* */.
        * support.h: Remove superfluous "1" from #if.
        * support.h: Remove superfluous "1" from #if.
        * support.h (CHECKSIM): Remove stray 'a' at end of line.
        * support.h (CHECKSIM): Remove stray 'a' at end of line.
Mon Dec  4 11:44:40 1995  Jamie Smith  
Mon Dec  4 11:44:40 1995  Jamie Smith  
        * interp.c (StoreFPR): Control UndefinedResult() call on
        * interp.c (StoreFPR): Control UndefinedResult() call on
        WARN_RESULT manifest.
        WARN_RESULT manifest.
Fri Dec  1 16:37:19 1995  James G. Smith  
Fri Dec  1 16:37:19 1995  James G. Smith  
        * gencode.c: Tidied instruction decoding, and added FP instruction
        * gencode.c: Tidied instruction decoding, and added FP instruction
        support.
        support.
        * interp.c: Added dineroIII, and BSD profiling support. Also
        * interp.c: Added dineroIII, and BSD profiling support. Also
        run-time FP handling.
        run-time FP handling.
Sun Oct 22 00:57:18 1995  James G. Smith  
Sun Oct 22 00:57:18 1995  James G. Smith  
        * Changelog, Makefile.in, README.Cygnus, configure, configure.in,
        * Changelog, Makefile.in, README.Cygnus, configure, configure.in,
        gencode.c, interp.c, support.h: created.
        gencode.c, interp.c, support.h: created.
 
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.