-- $Id: output.vhdl,v 1.1.1.1 2005-11-15 01:51:29 arif_endro Exp $
|
-- $Id: output.vhdl,v 1.1.1.1 2005-11-15 01:51:29 arif_endro Exp $
|
-------------------------------------------------------------------------------
|
-------------------------------------------------------------------------------
|
-- Title : Output Data
|
-- Title : Output Data
|
-- Project :
|
-- Project :
|
-------------------------------------------------------------------------------
|
-------------------------------------------------------------------------------
|
-- File : output.vhdl
|
-- File : output.vhdl
|
-- Author : "Arif E. Nugroho" <arif_endro@yahoo.com>
|
-- Author : "Arif E. Nugroho" <arif_endro@yahoo.com>
|
-- Created : 2005/11/01
|
-- Created : 2005/11/01
|
-- Last update :
|
-- Last update :
|
-- Simulators :
|
-- Simulators :
|
-- Synthesizers:
|
-- Synthesizers:
|
-- Target :
|
-- Target :
|
-------------------------------------------------------------------------------
|
-------------------------------------------------------------------------------
|
-- Description : Save output to file, to be analyzed.
|
-- Description : Save output to file, to be analyzed.
|
-------------------------------------------------------------------------------
|
-------------------------------------------------------------------------------
|
-- Copyright (C) 2005 Arif E. Nugroho
|
-- Copyright (C) 2005 Arif E. Nugroho
|
-- This VHDL design file is an open design; you can redistribute it and/or
|
-- This VHDL design file is an open design; you can redistribute it and/or
|
-- modify it and/or implement it after contacting the author
|
-- modify it and/or implement it after contacting the author
|
-------------------------------------------------------------------------------
|
-------------------------------------------------------------------------------
|
-------------------------------------------------------------------------------
|
-------------------------------------------------------------------------------
|
--
|
--
|
-- THIS SOURCE FILE MAY BE USED AND DISTRIBUTED WITHOUT RESTRICTION
|
-- THIS SOURCE FILE MAY BE USED AND DISTRIBUTED WITHOUT RESTRICTION
|
-- PROVIDED THAT THIS COPYRIGHT STATEMENT IS NOT REMOVED FROM THE FILE AND THAT
|
-- PROVIDED THAT THIS COPYRIGHT STATEMENT IS NOT REMOVED FROM THE FILE AND THAT
|
-- ANY DERIVATIVE WORK CONTAINS THE ORIGINAL COPYRIGHT NOTICE AND THE
|
-- ANY DERIVATIVE WORK CONTAINS THE ORIGINAL COPYRIGHT NOTICE AND THE
|
-- ASSOCIATED DISCLAIMER.
|
-- ASSOCIATED DISCLAIMER.
|
--
|
--
|
-------------------------------------------------------------------------------
|
-------------------------------------------------------------------------------
|
--
|
--
|
-- THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
|
-- THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
|
-- IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
|
-- IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
|
-- MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO
|
-- MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO
|
-- EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
-- EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
-- SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
|
-- SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
|
-- PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
|
-- PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
|
-- OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
|
-- OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
|
-- WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
|
-- WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
|
-- OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
|
-- OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
|
-- ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
-- ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
--
|
--
|
-------------------------------------------------------------------------------
|
-------------------------------------------------------------------------------
|
|
|
library ieee;
|
library ieee;
|
use ieee.std_logic_1164.all;
|
use ieee.std_logic_1164.all;
|
use ieee.std_logic_arith.all;
|
use ieee.std_logic_arith.all;
|
use ieee.std_logic_unsigned.all;
|
use ieee.std_logic_unsigned.all;
|
use std.textio.all;
|
use std.textio.all;
|
|
|
entity output is
|
entity output is
|
port (
|
port (
|
start : in bit;
|
start : in bit;
|
y0 : in bit;
|
y0 : in bit;
|
y1 : in bit;
|
y1 : in bit;
|
y2 : in bit;
|
y2 : in bit;
|
y3 : in bit
|
y3 : in bit
|
);
|
);
|
end output;
|
end output;
|
|
|
architecture test_bench of output is
|
architecture test_bench of output is
|
|
|
file send_out_ptr : text open write_mode is "send_out.txt";
|
file send_out_ptr : text open write_mode is "send_out.txt";
|
signal send_out : bit_vector (03 downto 00);
|
signal send_out : bit_vector (03 downto 00);
|
|
|
begin -- architecture test_bench
|
begin -- architecture test_bench
|
|
|
process (start)
|
process (start)
|
variable send_out_ln : line;
|
variable send_out_ln : line;
|
begin
|
begin
|
if (start = '0' and start'event) then
|
if (start = '0' and start'event) then
|
for a in send_out'range loop
|
for a in send_out'range loop
|
write(send_out_ln, send_out(a));
|
write(send_out_ln, send_out(a));
|
writeline(send_out_ptr, send_out_ln);
|
writeline(send_out_ptr, send_out_ln);
|
end loop;
|
end loop;
|
end if;
|
end if;
|
end process;
|
end process;
|
send_out <= ( y0 & y1 & y2 & y3 );
|
send_out <= ( y0 & y1 & y2 & y3 );
|
|
|
end test_bench;
|
end test_bench;
|
|
|