-- $Id: ser2par8bit.vhdl,v 1.1.1.1 2005-11-15 01:52:31 arif_endro Exp $
|
-- $Id: ser2par8bit.vhdl,v 1.1.1.1 2005-11-15 01:52:31 arif_endro Exp $
|
-------------------------------------------------------------------------------
|
-------------------------------------------------------------------------------
|
-- Title : Serial to paralel 8bit
|
-- Title : Serial to paralel 8bit
|
-- Project :
|
-- Project :
|
-------------------------------------------------------------------------------
|
-------------------------------------------------------------------------------
|
-- File : ser2par8bit.vhdl
|
-- File : ser2par8bit.vhdl
|
-- Author : "Arif E. Nugroho" <arif_endro@yahoo.com>
|
-- Author : "Arif E. Nugroho" <arif_endro@yahoo.com>
|
-- Created : 2005/11/01
|
-- Created : 2005/11/01
|
-- Last update :
|
-- Last update :
|
-- Simulators :
|
-- Simulators :
|
-- Synthesizers:
|
-- Synthesizers:
|
-- Target :
|
-- Target :
|
-------------------------------------------------------------------------------
|
-------------------------------------------------------------------------------
|
-- Description : Conversion from serial input to paralel output
|
-- Description : Conversion from serial input to paralel output
|
-------------------------------------------------------------------------------
|
-------------------------------------------------------------------------------
|
-- Copyright (C) 2005 Arif E. Nugroho
|
-- Copyright (C) 2005 Arif E. Nugroho
|
-- This VHDL design file is an open design; you can redistribute it and/or
|
-- This VHDL design file is an open design; you can redistribute it and/or
|
-- modify it and/or implement it after contacting the author
|
-- modify it and/or implement it after contacting the author
|
-------------------------------------------------------------------------------
|
-------------------------------------------------------------------------------
|
-------------------------------------------------------------------------------
|
-------------------------------------------------------------------------------
|
--
|
--
|
-- THIS SOURCE FILE MAY BE USED AND DISTRIBUTED WITHOUT RESTRICTION
|
-- THIS SOURCE FILE MAY BE USED AND DISTRIBUTED WITHOUT RESTRICTION
|
-- PROVIDED THAT THIS COPYRIGHT STATEMENT IS NOT REMOVED FROM THE FILE AND THAT
|
-- PROVIDED THAT THIS COPYRIGHT STATEMENT IS NOT REMOVED FROM THE FILE AND THAT
|
-- ANY DERIVATIVE WORK CONTAINS THE ORIGINAL COPYRIGHT NOTICE AND THE
|
-- ANY DERIVATIVE WORK CONTAINS THE ORIGINAL COPYRIGHT NOTICE AND THE
|
-- ASSOCIATED DISCLAIMER.
|
-- ASSOCIATED DISCLAIMER.
|
--
|
--
|
-------------------------------------------------------------------------------
|
-------------------------------------------------------------------------------
|
--
|
--
|
-- THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
|
-- THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
|
-- IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
|
-- IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
|
-- MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO
|
-- MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO
|
-- EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
-- EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
-- SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
|
-- SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
|
-- PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
|
-- PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
|
-- OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
|
-- OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
|
-- WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
|
-- WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
|
-- OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
|
-- OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
|
-- ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
-- ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
--
|
--
|
-------------------------------------------------------------------------------
|
-------------------------------------------------------------------------------
|
|
|
library IEEE;
|
library IEEE;
|
use IEEE.std_logic_1164.ALL;
|
use IEEE.std_logic_1164.ALL;
|
|
|
entity ser2par8bit is
|
entity ser2par8bit is
|
port (
|
port (
|
clock : in bit;
|
clock : in bit;
|
clear : in bit;
|
clear : in bit;
|
start : in bit;
|
start : in bit;
|
rxin : in bit_vector (07 downto 00);
|
rxin : in bit_vector (07 downto 00);
|
y0 : out bit_vector (07 downto 00);
|
y0 : out bit_vector (07 downto 00);
|
y1 : out bit_vector (07 downto 00);
|
y1 : out bit_vector (07 downto 00);
|
y2 : out bit_vector (07 downto 00);
|
y2 : out bit_vector (07 downto 00);
|
y3 : out bit_vector (07 downto 00);
|
y3 : out bit_vector (07 downto 00);
|
r0 : out bit_vector (07 downto 00);
|
r0 : out bit_vector (07 downto 00);
|
r1 : out bit_vector (07 downto 00);
|
r1 : out bit_vector (07 downto 00);
|
c0 : out bit_vector (07 downto 00);
|
c0 : out bit_vector (07 downto 00);
|
c1 : out bit_vector (07 downto 00)
|
c1 : out bit_vector (07 downto 00)
|
);
|
);
|
end ser2par8bit;
|
end ser2par8bit;
|
|
|
architecture data_flow of ser2par8bit is
|
architecture data_flow of ser2par8bit is
|
|
|
subtype type_word is bit_vector (07 downto 00);
|
subtype type_word is bit_vector (07 downto 00);
|
type type_fifo is array (09 downto 00) of type_word;
|
type type_fifo is array (09 downto 00) of type_word;
|
signal fifo8bx7 : type_fifo;
|
signal fifo8bx7 : type_fifo;
|
|
|
begin
|
begin
|
|
|
process (clock, clear)
|
process (clock, clear)
|
begin
|
begin
|
if (clear = '1') then
|
if (clear = '1') then
|
fifo8bx7 (00) <= (others => '0');
|
fifo8bx7 (00) <= (others => '0');
|
fifo8bx7 (01) <= (others => '0');
|
fifo8bx7 (01) <= (others => '0');
|
fifo8bx7 (02) <= (others => '0');
|
fifo8bx7 (02) <= (others => '0');
|
fifo8bx7 (03) <= (others => '0');
|
fifo8bx7 (03) <= (others => '0');
|
fifo8bx7 (04) <= (others => '0');
|
fifo8bx7 (04) <= (others => '0');
|
fifo8bx7 (05) <= (others => '0');
|
fifo8bx7 (05) <= (others => '0');
|
fifo8bx7 (06) <= (others => '0');
|
fifo8bx7 (06) <= (others => '0');
|
fifo8bx7 (07) <= (others => '0');
|
fifo8bx7 (07) <= (others => '0');
|
fifo8bx7 (08) <= (others => '0');
|
fifo8bx7 (08) <= (others => '0');
|
fifo8bx7 (09) <= (others => '0');
|
fifo8bx7 (09) <= (others => '0');
|
elsif ((clock = '0') and clock'event) then
|
elsif ((clock = '0') and clock'event) then
|
fifo8bx7 (00) <= rxin (07 downto 00);
|
fifo8bx7 (00) <= rxin (07 downto 00);
|
fifo8bx7 (09 downto 01) <= fifo8bx7 (08 downto 00);
|
fifo8bx7 (09 downto 01) <= fifo8bx7 (08 downto 00);
|
end if;
|
end if;
|
end process;
|
end process;
|
|
|
process (start)
|
process (start)
|
begin
|
begin
|
if (start = '0' and start'event) then
|
if (start = '0' and start'event) then
|
y0 <= fifo8bx7 (08);
|
y0 <= fifo8bx7 (08);
|
y1 <= fifo8bx7 (07);
|
y1 <= fifo8bx7 (07);
|
y2 <= fifo8bx7 (06);
|
y2 <= fifo8bx7 (06);
|
y3 <= fifo8bx7 (05);
|
y3 <= fifo8bx7 (05);
|
r0 <= fifo8bx7 (04);
|
r0 <= fifo8bx7 (04);
|
r1 <= fifo8bx7 (03);
|
r1 <= fifo8bx7 (03);
|
c0 <= fifo8bx7 (02);
|
c0 <= fifo8bx7 (02);
|
c1 <= fifo8bx7 (01);
|
c1 <= fifo8bx7 (01);
|
end if;
|
end if;
|
end process;
|
end process;
|
|
|
end data_flow;
|
end data_flow;
|
|
|