// ============================================================================
|
// ============================================================================
|
// (C) 2012 Robert Finch
|
// (C) 2012 Robert Finch
|
// All Rights Reserved.
|
// All Rights Reserved.
|
// robfinch<remove>@opencores.org
|
// robfinch<remove>@opencores.org
|
//
|
//
|
// Raptor64.v
|
// Raptor64.v
|
// - 64 bit CPU
|
// - 64 bit CPU
|
//
|
//
|
// This source file is free software: you can redistribute it and/or modify
|
// This source file is free software: you can redistribute it and/or modify
|
// it under the terms of the GNU Lesser General Public License as published
|
// it under the terms of the GNU Lesser General Public License as published
|
// by the Free Software Foundation, either version 3 of the License, or
|
// by the Free Software Foundation, either version 3 of the License, or
|
// (at your option) any later version.
|
// (at your option) any later version.
|
//
|
//
|
// This source file is distributed in the hope that it will be useful,
|
// This source file is distributed in the hope that it will be useful,
|
// but WITHOUT ANY WARRANTY; without even the implied warranty of
|
// but WITHOUT ANY WARRANTY; without even the implied warranty of
|
// MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
// MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
// GNU General Public License for more details.
|
// GNU General Public License for more details.
|
//
|
//
|
// You should have received a copy of the GNU General Public License
|
// You should have received a copy of the GNU General Public License
|
// along with this program. If not, see <http://www.gnu.org/licenses/>.
|
// along with this program. If not, see <http://www.gnu.org/licenses/>.
|
//
|
//
|
|
// 33MHz / 35000 LUTs
|
// ============================================================================
|
// ============================================================================
|
//
|
//
|
`define RESET_VECTOR 64'hFFFF_FFFF_FFFF_FFF0
|
`define RESET_VECTOR 64'hFFFF_FFFF_FFFF_FFF0
|
`define NMI_VECTOR 64'hFFFF_FFFF_FFFF_FFE0
|
`define NMI_VECTOR 64'hFFFF_FFFF_FFFF_FFE0
|
`define IRQ_VECTOR 64'hFFFF_FFFF_FFFF_FFD0
|
`define IRQ_VECTOR 64'hFFFF_FFFF_FFFF_FFD0
|
`define TRAP_VECTOR 64'h0000_0000_0000_0000
|
`define TRAP_VECTOR 64'h0000_0000_0000_0000
|
|
|
`define TLBMissPage 52'hFFFF_FFFF_FFFF_F
|
`define TLBMissPage 52'hFFFF_FFFF_FFFF_F
|
`define ITLB_MissHandler 64'hFFFF_FFFF_FFFF_FFC0
|
`define ITLB_MissHandler 64'hFFFF_FFFF_FFFF_FFC0
|
`define DTLB_MissHandler 64'hFFFF_FFFF_FFFF_FFB0
|
`define DTLB_MissHandler 64'hFFFF_FFFF_FFFF_FFB0
|
|
|
`define GEN_TRAP_OFFSET 13'h0200
|
`define GEN_TRAP_OFFSET 13'h0200
|
`define DBZ_TRAP_OFFSET 13'h0050
|
`define DBZ_TRAP_OFFSET 13'h0050
|
`define OFL_TRAP_OFFSET 13'h0070
|
`define OFL_TRAP_OFFSET 13'h0070
|
|
`define PRIV_OFFSET 13'h0080
|
|
|
`define EX_NON 8'd0
|
`define EX_NON 8'd0
|
`define EX_RST 8'd1
|
`define EX_RST 8'd1
|
`define EX_NMI 8'd2
|
`define EX_NMI 8'd2
|
`define EX_IRQ 8'd3
|
`define EX_IRQ 8'd3
|
`define EX_TRAP 8'd4
|
`define EX_TRAP 8'd4
|
|
`define EX_PRIV 8'd8
|
`define EX_OFL 8'd16 // overflow
|
`define EX_OFL 8'd16 // overflow
|
`define EX_DBZ 8'd17 // divide by zero
|
`define EX_DBZ 8'd17 // divide by zero
|
`define EX_TLBI 8'd19 // TLB exception - ifetch
|
`define EX_TLBI 8'd19 // TLB exception - ifetch
|
`define EX_TLBD 8'd20 // TLB exception - data
|
`define EX_TLBD 8'd20 // TLB exception - data
|
|
|
`define EXCEPT_Int 5'd00
|
`define EXCEPT_Int 5'd00
|
`define EXCEPT_Mod 5'd01 // TLB modification
|
`define EXCEPT_Mod 5'd01 // TLB modification
|
`define EXCEPT_TLBL 5'd02 // TLB exception - load or ifetch
|
`define EXCEPT_TLBL 5'd02 // TLB exception - load or ifetch
|
`define EXCEPT_TLBS 5'd03 // TLB exception - store
|
`define EXCEPT_TLBS 5'd03 // TLB exception - store
|
`define EXCEPT_AdEL 5'd04 // Address error - load or ifetch
|
`define EXCEPT_AdEL 5'd04 // Address error - load or ifetch
|
`define EXCEPT_AdES 5'd05 // Address error - store
|
`define EXCEPT_AdES 5'd05 // Address error - store
|
`define EXCEPT_IBE 5'd06 // Bus Error - instruction fetch
|
`define EXCEPT_IBE 5'd06 // Bus Error - instruction fetch
|
`define EXCEPT_DBE 5'd07 // Bus Error - load or store
|
`define EXCEPT_DBE 5'd07 // Bus Error - load or store
|
`define EXCEPT_Sys 5'd08
|
`define EXCEPT_Sys 5'd08
|
`define EXCEPT_Bp 5'd09
|
`define EXCEPT_Bp 5'd09
|
`define EXCEPT_RI 5'd10 // reserved instruction
|
`define EXCEPT_RI 5'd10 // reserved instruction
|
`define EXCEPT_CpU 5'd11 // Coprocessor unusable
|
`define EXCEPT_CpU 5'd11 // Coprocessor unusable
|
`define EXCEPT_Ov 5'd12 // Integer Overflow
|
`define EXCEPT_Ov 5'd12 // Integer Overflow
|
`define EXCEPT_Tr 5'd13 // Trap exception
|
`define EXCEPT_Tr 5'd13 // Trap exception
|
// 14-22 Reserved
|
// 14-22 Reserved
|
`define EXCEPT_WATCH 5'd23
|
`define EXCEPT_WATCH 5'd23
|
`define EXCEPT_MCheck 5'd24 // Machine check
|
`define EXCEPT_MCheck 5'd24 // Machine check
|
// 25-31 Reserved
|
// 25-31 Reserved
|
|
|
|
|
`define MISC 7'd0
|
`define MISC 7'd0
|
`define BRK 7'd0
|
`define BRK 7'd0
|
`define IRQ 7'd1
|
`define IRQ 7'd1
|
`define FIP 7'd20
|
`define FIP 7'd20
|
`define IRET 7'd32
|
`define IRET 7'd32
|
`define ERET 7'd33
|
`define ERET 7'd33
|
`define WAIT 7'd40
|
`define WAIT 7'd40
|
`define TLBP 7'd49
|
`define TLBP 7'd49
|
`define TLBR 7'd50
|
`define TLBR 7'd50
|
`define TLBWI 7'd51
|
`define TLBWI 7'd51
|
`define TLBWR 7'd52
|
`define TLBWR 7'd52
|
`define CLI 7'd64
|
`define CLI 7'd64
|
`define SEI 7'd65
|
`define SEI 7'd65
|
`define R 7'd1
|
`define R 7'd1
|
`define COM 7'd4
|
`define COM 7'd4
|
`define NOT 7'd5
|
`define NOT 7'd5
|
`define NEG 7'd6
|
`define NEG 7'd6
|
`define ABS 7'd7
|
`define ABS 7'd7
|
`define SWAP 7'd13
|
`define SWAP 7'd13
|
`define CTLZ 7'd16
|
`define CTLZ 7'd16
|
`define CTLO 7'd17
|
`define CTLO 7'd17
|
`define CTPOP 7'd18
|
`define CTPOP 7'd18
|
`define SEXT8 7'd19
|
`define SEXT8 7'd19
|
`define SEXT16 7'd20
|
`define SEXT16 7'd20
|
`define SEXT32 7'd21
|
`define SEXT32 7'd21
|
`define SQRT 7'd24
|
`define SQRT 7'd24
|
`define REDOR 7'd30
|
`define REDOR 7'd30
|
`define REDAND 7'd31
|
`define REDAND 7'd31
|
`define MFSPR 7'd40
|
`define MFSPR 7'd40
|
`define MTSPR 7'd41
|
`define MTSPR 7'd41
|
`define TLBIndex 6'd01
|
`define TLBIndex 6'd01
|
`define TLBRandom 6'd02
|
`define TLBRandom 6'd02
|
`define PageTableAddr 6'd04
|
`define PageTableAddr 6'd04
|
`define BadVAddr 6'd08
|
`define BadVAddr 6'd08
|
`define TLBPhysPage0 6'd10
|
`define TLBPhysPage0 6'd10
|
`define TLBPhysPage1 6'd11
|
`define TLBPhysPage1 6'd11
|
`define TLBVirtPage 6'd12
|
`define TLBVirtPage 6'd12
|
`define TLBPageMask 6'd13
|
`define TLBPageMask 6'd13
|
`define TLBASID 6'd14
|
`define TLBASID 6'd14
|
`define ASID 6'd15
|
`define ASID 6'd15
|
`define Wired 6'd16
|
`define Wired 6'd16
|
`define EP0 6'd17
|
`define EP0 6'd17
|
`define EP1 6'd18
|
`define EP1 6'd18
|
`define EP2 6'd19
|
`define EP2 6'd19
|
`define EP3 6'd20
|
`define EP3 6'd20
|
`define AXC 6'd21
|
`define AXC 6'd21
|
`define Tick 6'd22
|
`define Tick 6'd22
|
`define EPC 6'd23
|
`define EPC 6'd23
|
`define CauseCode 6'd24
|
`define CauseCode 6'd24
|
`define TBA 6'd25
|
`define TBA 6'd25
|
`define OMG 7'd50
|
`define OMG 7'd50
|
`define CMG 7'd51
|
`define CMG 7'd51
|
`define OMGI 7'd52
|
`define OMGI 7'd52
|
`define CMGI 7'd53
|
`define CMGI 7'd53
|
`define MFTBA 7'd58
|
`define MFTBA 7'd58
|
`define MTTBA 7'd59
|
`define MTTBA 7'd59
|
`define RR 7'd2
|
`define RR 7'd2
|
`define ADD 7'd2
|
`define ADD 7'd2
|
`define ADDU 7'd3
|
`define ADDU 7'd3
|
`define SUB 7'd4
|
`define SUB 7'd4
|
`define SUBU 7'd5
|
`define SUBU 7'd5
|
`define CMP 7'd6
|
`define CMP 7'd6
|
`define CMPU 7'd7
|
`define CMPU 7'd7
|
`define AND 7'd8
|
`define AND 7'd8
|
`define OR 7'd9
|
`define OR 7'd9
|
`define XOR 7'd10
|
`define XOR 7'd10
|
`define ANDC 7'd11
|
`define ANDC 7'd11
|
`define NAND 7'd12
|
`define NAND 7'd12
|
`define NOR 7'd13
|
`define NOR 7'd13
|
`define XNOR 7'd14
|
`define XNOR 7'd14
|
`define ORC 7'd15
|
`define ORC 7'd15
|
`define MIN 7'd20
|
`define MIN 7'd20
|
`define MAX 7'd21
|
`define MAX 7'd21
|
`define MULU 7'd24
|
`define MULU 7'd24
|
`define MULS 7'd25
|
`define MULS 7'd25
|
`define DIVU 7'd26
|
`define DIVU 7'd26
|
`define DIVS 7'd27
|
`define DIVS 7'd27
|
`define MOD 7'd28
|
`define MOD 7'd28
|
`define MOVZ 7'd30
|
`define MOVZ 7'd30
|
`define MOVNZ 7'd31
|
`define MOVNZ 7'd31
|
|
|
`define SHL 7'd40
|
`define SHL 7'd40
|
`define SHRU 7'd41
|
`define SHRU 7'd41
|
`define ROL 7'd42
|
`define ROL 7'd42
|
`define ROR 7'd43
|
`define ROR 7'd43
|
`define SHR 7'd44
|
`define SHR 7'd44
|
`define ROLAM 7'd45
|
`define ROLAM 7'd45
|
|
|
`define NOP 7'd60
|
`define NOP 7'd60
|
|
|
`define SLT 7'd96
|
`define SLT 7'd96
|
`define SLE 7'd97
|
`define SLE 7'd97
|
`define SGT 7'd98
|
`define SGT 7'd98
|
`define SGE 7'd99
|
`define SGE 7'd99
|
`define SLTU 7'd100
|
`define SLTU 7'd100
|
`define SLEU 7'd101
|
`define SLEU 7'd101
|
`define SGTU 7'd102
|
`define SGTU 7'd102
|
`define SGEU 7'd103
|
`define SGEU 7'd103
|
`define SEQ 7'd104
|
`define SEQ 7'd104
|
`define SNE 7'd105
|
`define SNE 7'd105
|
|
|
`define BCD_ADD 7'd110
|
`define BCD_ADD 7'd110
|
`define BCD_SUB 7'd111
|
`define BCD_SUB 7'd111
|
|
|
`define SHFTI 7'd3
|
`define SHFTI 7'd3
|
`define SHLI 7'd0
|
`define SHLI 7'd0
|
`define SHRUI 7'd1
|
`define SHRUI 7'd1
|
`define ROLI 7'd2
|
`define ROLI 7'd2
|
`define SHRI 7'd3
|
`define SHRI 7'd3
|
`define RORI 7'd4
|
`define RORI 7'd4
|
`define ROLAMI 7'd5
|
`define ROLAMI 7'd5
|
`define BFINS 7'd8
|
`define BFINS 7'd8
|
`define BFSET 7'd9
|
`define BFSET 7'd9
|
`define BFCLR 7'd10
|
`define BFCLR 7'd10
|
`define BFCHG 7'd11
|
`define BFCHG 7'd11
|
|
|
`define ADDI 7'd4
|
`define ADDI 7'd4
|
`define ADDUI 7'd5
|
`define ADDUI 7'd5
|
`define SUBI 7'd6
|
`define SUBI 7'd6
|
`define SUBUI 7'd7
|
`define SUBUI 7'd7
|
`define CMPI 7'd8
|
`define CMPI 7'd8
|
`define CMPUI 7'd9
|
`define CMPUI 7'd9
|
`define ANDI 7'd10
|
`define ANDI 7'd10
|
`define ORI 7'd11
|
`define ORI 7'd11
|
`define XORI 7'd12
|
`define XORI 7'd12
|
|
|
`define MULUI 7'd13
|
`define MULUI 7'd13
|
`define MULSI 7'd14
|
`define MULSI 7'd14
|
`define DIVUI 7'd15
|
`define DIVUI 7'd15
|
`define DIVSI 7'd16
|
`define DIVSI 7'd16
|
|
|
`define TRAPcc 7'd17
|
`define TRAPcc 7'd17
|
`define TEQ 7'd0
|
`define TEQ 7'd0
|
`define TNE 7'd1
|
`define TNE 7'd1
|
`define TLT 7'd2
|
`define TLT 7'd2
|
`define TLE 7'd3
|
`define TLE 7'd3
|
`define TGT 7'd4
|
`define TGT 7'd4
|
`define TGE 7'd5
|
`define TGE 7'd5
|
`define TLO 7'd6
|
`define TLO 7'd6
|
`define TLS 7'd7
|
`define TLS 7'd7
|
`define THI 7'd8
|
`define THI 7'd8
|
`define THS 7'd9
|
`define THS 7'd9
|
`define TRAP 7'd10
|
`define TRAP 7'd10
|
`define TRN 7'd11
|
`define TRN 7'd11
|
`define TRAPcci 7'd18
|
`define TRAPcci 7'd18
|
`define TEQI 5'd0
|
`define TEQI 5'd0
|
`define TNEI 5'd1
|
`define TNEI 5'd1
|
`define TLTI 5'd2
|
`define TLTI 5'd2
|
`define TLEI 5'd3
|
`define TLEI 5'd3
|
`define TGTI 5'd4
|
`define TGTI 5'd4
|
`define TGEI 5'd5
|
`define TGEI 5'd5
|
`define TLOI 5'd6
|
`define TLOI 5'd6
|
`define TLSI 5'd7
|
`define TLSI 5'd7
|
`define THII 5'd8
|
`define THII 5'd8
|
`define THSI 5'd9
|
`define THSI 5'd9
|
`define TRAI 5'd10
|
`define TRAI 5'd10
|
`define TRNI 5'd11
|
`define TRNI 5'd11
|
`define SETLO 7'b00101xx
|
`define SETLO 7'b00101xx
|
`define CALL 7'd24
|
`define CALL 7'd24
|
`define JMP 7'd25
|
`define JMP 7'd25
|
`define JAL 7'd26
|
`define JAL 7'd26
|
`define RET 7'd27
|
`define RET 7'd27
|
`define SETHI 7'b00111xx
|
`define SETHI 7'b00111xx
|
|
|
`define LB 7'd32
|
`define LB 7'd32
|
`define LC 7'd33
|
`define LC 7'd33
|
`define LH 7'd34
|
`define LH 7'd34
|
`define LW 7'd35
|
`define LW 7'd35
|
`define LP 7'd36
|
`define LP 7'd36
|
`define LBU 7'd37
|
`define LBU 7'd37
|
`define LCU 7'd38
|
`define LCU 7'd38
|
`define LHU 7'd39
|
`define LHU 7'd39
|
`define LSH 7'd40
|
`define LSH 7'd40
|
`define LSW 7'd41
|
`define LSW 7'd41
|
`define LF 7'd42
|
`define LF 7'd42
|
`define LFD 7'd43
|
`define LFD 7'd43
|
`define LFP 7'd44
|
`define LFP 7'd44
|
`define LFDP 7'd45
|
`define LFDP 7'd45
|
`define LWR 7'd46
|
`define LWR 7'd46
|
`define LDONE 7'd47
|
`define LDONE 7'd47
|
|
|
`define SB 7'd48
|
`define SB 7'd48
|
`define SC 7'd49
|
`define SC 7'd49
|
`define SH 7'd50
|
`define SH 7'd50
|
`define SW 7'd51
|
`define SW 7'd51
|
`define SP 7'd52
|
`define SP 7'd52
|
`define MEMNDX 7'd53
|
`define MEMNDX 7'd53
|
`define SSH 7'd56
|
`define SSH 7'd56
|
`define SSW 7'd57
|
`define SSW 7'd57
|
`define SF 7'd58
|
`define SF 7'd58
|
`define SFD 7'd59
|
`define SFD 7'd59
|
`define SFP 7'd60
|
`define SFP 7'd60
|
`define SFDP 7'd61
|
`define SFDP 7'd61
|
`define SWC 7'd62
|
`define SWC 7'd62
|
|
|
`define INB 7'd64
|
`define INB 7'd64
|
`define INCH 7'd65
|
`define INCH 7'd65
|
`define INH 7'd66
|
`define INH 7'd66
|
`define INW 7'd67
|
`define INW 7'd67
|
`define OUTB 7'd72
|
`define OUTB 7'd72
|
`define OUTC 7'd73
|
`define OUTC 7'd73
|
`define OUTH 7'd74
|
`define OUTH 7'd74
|
`define OUTW 7'd75
|
`define OUTW 7'd75
|
|
|
`define BLTI 7'd80
|
`define BLTI 7'd80
|
`define BGEI 7'd81
|
`define BGEI 7'd81
|
`define BLEI 7'd82
|
`define BLEI 7'd82
|
`define BGTI 7'd83
|
`define BGTI 7'd83
|
`define BLTUI 7'd84
|
`define BLTUI 7'd84
|
`define BGEUI 7'd85
|
`define BGEUI 7'd85
|
`define BLEUI 7'd86
|
`define BLEUI 7'd86
|
`define BGTUI 7'd87
|
`define BGTUI 7'd87
|
`define BEQI 7'd88
|
`define BEQI 7'd88
|
`define BNEI 7'd89
|
`define BNEI 7'd89
|
`define BRAI 7'd90
|
`define BRAI 7'd90
|
`define BRNI 7'd91
|
`define BRNI 7'd91
|
|
|
`define BTRI 7'd94
|
`define BTRI 7'd94
|
`define BLTRI 5'd0
|
`define BLTRI 5'd0
|
`define BGERI 5'd1
|
`define BGERI 5'd1
|
`define BLERI 5'd2
|
`define BLERI 5'd2
|
`define BGTRI 5'd3
|
`define BGTRI 5'd3
|
`define BLTURI 5'd4
|
`define BLTURI 5'd4
|
`define BGEURI 5'd5
|
`define BGEURI 5'd5
|
`define BLEURI 5'd6
|
`define BLEURI 5'd6
|
`define BGTURI 5'd7
|
`define BGTURI 5'd7
|
`define BEQRI 5'd8
|
`define BEQRI 5'd8
|
`define BNERI 5'd9
|
`define BNERI 5'd9
|
`define BRARI 5'd10
|
`define BRARI 5'd10
|
`define BRNRI 5'd11
|
`define BRNRI 5'd11
|
`define BANDRI 5'd12
|
`define BANDRI 5'd12
|
`define BORRI 5'd13
|
`define BORRI 5'd13
|
`define BTRR 7'd95
|
`define BTRR 7'd95
|
`define BLT 5'd0
|
`define BLT 5'd0
|
`define BGE 5'd1
|
`define BGE 5'd1
|
`define BLE 5'd2
|
`define BLE 5'd2
|
`define BGT 5'd3
|
`define BGT 5'd3
|
`define BLTU 5'd4
|
`define BLTU 5'd4
|
`define BGEU 5'd5
|
`define BGEU 5'd5
|
`define BLEU 5'd6
|
`define BLEU 5'd6
|
`define BGTU 5'd7
|
`define BGTU 5'd7
|
`define BEQ 5'd8
|
`define BEQ 5'd8
|
`define BNE 5'd9
|
`define BNE 5'd9
|
`define BRA 5'd10
|
`define BRA 5'd10
|
`define BRN 5'd11
|
`define BRN 5'd11
|
`define BAND 5'd12
|
`define BAND 5'd12
|
`define BOR 5'd13
|
`define BOR 5'd13
|
`define BNR 5'd14
|
`define BNR 5'd14
|
`define BLTR 5'd16
|
`define BLTR 5'd16
|
`define BGER 5'd17
|
`define BGER 5'd17
|
`define BLER 5'd18
|
`define BLER 5'd18
|
`define BGTR 5'd19
|
`define BGTR 5'd19
|
`define BLTUR 5'd20
|
`define BLTUR 5'd20
|
`define BGEUR 5'd21
|
`define BGEUR 5'd21
|
`define BLEUR 5'd22
|
`define BLEUR 5'd22
|
`define BGTUR 5'd23
|
`define BGTUR 5'd23
|
`define BEQR 5'd24
|
`define BEQR 5'd24
|
`define BNER 5'd25
|
`define BNER 5'd25
|
`define BRAR 5'd26
|
`define BRAR 5'd26
|
`define BRNR 5'd27
|
`define BRNR 5'd27
|
|
|
|
|
`define SLTI 7'd96
|
`define SLTI 7'd96
|
`define SLEI 7'd97
|
`define SLEI 7'd97
|
`define SGTI 7'd98
|
`define SGTI 7'd98
|
`define SGEI 7'd99
|
`define SGEI 7'd99
|
`define SLTUI 7'd100
|
`define SLTUI 7'd100
|
`define SLEUI 7'd101
|
`define SLEUI 7'd101
|
`define SGTUI 7'd102
|
`define SGTUI 7'd102
|
`define SGEUI 7'd103
|
`define SGEUI 7'd103
|
`define SEQI 7'd104
|
`define SEQI 7'd104
|
`define SNEI 7'd105
|
`define SNEI 7'd105
|
|
|
`define FPLOO 7'd109
|
`define FPLOO 7'd109
|
`define FPZL 7'd110
|
`define FPZL 7'd110
|
`define NOPI 7'd111
|
`define NOPI 7'd111
|
|
|
`define IMM 3'd7
|
`define IMM 3'd7
|
|
|
`define NOP_INSN 42'b1101111_000_00000000_00000000_00000000_00000000
|
`define NOP_INSN 42'b1101111_000_00000000_00000000_00000000_00000000
|
|
|
module Raptor64mc(rst_i, clk_i, nmi_i, irq_i,
|
module Raptor64mc(rst_i, clk_i, nmi_i, irq_i,
|
bte_o, cti_o, cyc_o, stb_o, ack_i, we_o, sel_o, rsv_o, adr_o, dat_i, dat_o, sys_adv, sys_adr,
|
bte_o, cti_o, cyc_o, stb_o, ack_i, we_o, sel_o, rsv_o, adr_o, dat_i, dat_o, sys_adv, sys_adr,
|
cmd_en, cmd_instr, cmd_bl, cmd_byte_addr, cmd_full,
|
cmd_en, cmd_instr, cmd_bl, cmd_byte_addr, cmd_full,
|
wr_en, wr_data, wr_mask, wr_full, wr_empty,
|
wr_en, wr_data, wr_mask, wr_full, wr_empty,
|
rd_en, rd_data, rd_empty
|
rd_en, rd_data, rd_empty
|
);
|
);
|
parameter IDLE = 5'd1;
|
parameter IDLE = 5'd1;
|
parameter ICACT = 5'd2;
|
parameter ICACT = 5'd2;
|
parameter ICACT0 = 5'd3;
|
parameter ICACT0 = 5'd3;
|
parameter ICACT1 = 5'd4;
|
parameter ICACT1 = 5'd4;
|
parameter ICACT2 = 5'd5;
|
parameter ICACT2 = 5'd5;
|
parameter ICACT3 = 5'd6;
|
parameter ICACT3 = 5'd6;
|
parameter ICACT4 = 5'd7;
|
parameter ICACT4 = 5'd7;
|
parameter ICACT5 = 5'd8;
|
parameter ICACT5 = 5'd8;
|
parameter ICACT6 = 5'd9;
|
parameter ICACT6 = 5'd9;
|
parameter ICACT7 = 5'd10;
|
parameter ICACT7 = 5'd10;
|
parameter ICDLY = 5'd11;
|
parameter ICDLY = 5'd11;
|
parameter DCIDLE = 5'd20;
|
parameter DCIDLE = 5'd20;
|
parameter DCACT = 5'd21;
|
parameter DCACT = 5'd21;
|
parameter DCACT0 = 5'd22;
|
parameter DCACT0 = 5'd22;
|
parameter DCACT1 = 5'd23;
|
parameter DCACT1 = 5'd23;
|
parameter DCACT2 = 5'd24;
|
parameter DCACT2 = 5'd24;
|
parameter DCACT3 = 5'd25;
|
parameter DCACT3 = 5'd25;
|
parameter DCACT4 = 5'd26;
|
parameter DCACT4 = 5'd26;
|
parameter DCACT5 = 5'd27;
|
parameter DCACT5 = 5'd27;
|
parameter DCACT6 = 5'd28;
|
parameter DCACT6 = 5'd28;
|
parameter DCACT7 = 5'd29;
|
parameter DCACT7 = 5'd29;
|
parameter DCDLY = 5'd30;
|
parameter DCDLY = 5'd30;
|
|
|
input rst_i;
|
input rst_i;
|
input clk_i;
|
input clk_i;
|
input nmi_i;
|
input nmi_i;
|
input irq_i;
|
input irq_i;
|
|
|
output [1:0] bte_o;
|
output [1:0] bte_o;
|
reg [1:0] bte_o;
|
reg [1:0] bte_o;
|
output [2:0] cti_o;
|
output [2:0] cti_o;
|
reg [2:0] cti_o;
|
reg [2:0] cti_o;
|
output cyc_o;
|
output cyc_o;
|
reg cyc_o;
|
reg cyc_o;
|
output stb_o;
|
output stb_o;
|
reg stb_o;
|
reg stb_o;
|
input ack_i;
|
input ack_i;
|
output we_o;
|
output we_o;
|
reg we_o;
|
reg we_o;
|
output [3:0] sel_o;
|
output [3:0] sel_o;
|
reg [3:0] sel_o;
|
reg [3:0] sel_o;
|
output rsv_o;
|
output rsv_o;
|
reg rsv_o;
|
reg rsv_o;
|
output [31:0] adr_o;
|
output [31:0] adr_o;
|
reg [31:0] adr_o;
|
reg [31:0] adr_o;
|
input [31:0] dat_i;
|
input [31:0] dat_i;
|
output [31:0] dat_o;
|
output [31:0] dat_o;
|
reg [31:0] dat_o;
|
reg [31:0] dat_o;
|
|
|
input sys_adv;
|
input sys_adv;
|
input [63:5] sys_adr;
|
input [63:5] sys_adr;
|
|
|
output cmd_en;
|
output cmd_en;
|
reg cmd_en;
|
reg cmd_en;
|
output [2:0] cmd_instr;
|
output [2:0] cmd_instr;
|
reg [2:0] cmd_instr;
|
reg [2:0] cmd_instr;
|
output [5:0] cmd_bl;
|
output [5:0] cmd_bl;
|
reg [5:0] cmd_bl;
|
reg [5:0] cmd_bl;
|
output [29:0] cmd_byte_addr;
|
output [29:0] cmd_byte_addr;
|
reg [29:0] cmd_byte_addr;
|
reg [29:0] cmd_byte_addr;
|
input cmd_full;
|
input cmd_full;
|
output wr_en;
|
output wr_en;
|
reg wr_en;
|
reg wr_en;
|
output [31:0] wr_data;
|
output [31:0] wr_data;
|
reg [31:0] wr_data;
|
reg [31:0] wr_data;
|
output [3:0] wr_mask;
|
output [3:0] wr_mask;
|
reg [3:0] wr_mask;
|
reg [3:0] wr_mask;
|
input wr_full;
|
input wr_full;
|
input wr_empty;
|
input wr_empty;
|
output rd_en;
|
output rd_en;
|
reg rd_en;
|
reg rd_en;
|
input [31:0] rd_data;
|
input [31:0] rd_data;
|
input rd_empty;
|
input rd_empty;
|
|
|
reg resetA;
|
reg resetA;
|
reg im; // interrupt mask
|
reg im; // interrupt mask
|
reg [1:0] rm; // fp rounding mode
|
reg [1:0] rm; // fp rounding mode
|
reg [41:0] dIR;
|
reg [41:0] dIR;
|
reg [41:0] xIR;
|
reg [41:0] xIR;
|
reg [4:0] epcnt;
|
reg [4:0] epcnt;
|
reg [3:0] dAXC,AXC,xAXC,m1AXC,m2AXC,m3AXC,m4AXC,wAXC;
|
reg [3:0] dAXC,AXC,xAXC,m1AXC,m2AXC,m3AXC,m4AXC,wAXC;
|
reg [31:0] EP [3:0];
|
reg [31:0] EP [3:0];
|
reg [63:0] pc [15:0];
|
reg [63:0] pc [15:0];
|
reg [63:0] ErrorEPC,EPC[15:0],IPC[15:0];
|
reg [63:0] ErrorEPC,EPC[15:0],IPC[15:0];
|
wire [63:0] pc_axc = pc[AXC];
|
wire [63:0] pc_axc = pc[AXC];
|
reg [63:0] dpc,m1pc,m2pc,m3pc,m4pc,wpc;
|
reg [63:0] dpc,m1pc,m2pc,m3pc,m4pc,wpc;
|
reg [63:0] xpc;
|
reg [63:0] xpc;
|
reg [63:0] tlbra; // return address for a TLB exception
|
reg [63:0] tlbra; // return address for a TLB exception
|
reg [8:0] dRa,dRb,dRc;
|
reg [8:0] dRa,dRb,dRc;
|
reg [8:0] wRt,mRt,m1Rt,m2Rt,m3Rt,m4Rt,tRt,dRt;
|
reg [8:0] wRt,mRt,m1Rt,m2Rt,m3Rt,m4Rt,tRt,dRt;
|
reg [8:0] xRt;
|
reg [8:0] xRt;
|
reg [63:0] dImm;
|
reg [63:0] dImm;
|
reg [63:0] ea;
|
reg [63:0] ea;
|
reg [63:0] iadr_o;
|
reg [63:0] iadr_o;
|
reg [31:0] idat;
|
reg [31:0] idat;
|
reg [4:0] cstate;
|
reg [4:0] cstate;
|
reg dbranch_taken,xbranch_taken;
|
reg dbranch_taken,xbranch_taken;
|
reg [63:0] mutex_gate;
|
reg [63:0] mutex_gate;
|
reg [63:0] TBA;
|
reg [63:0] TBA;
|
|
|
//reg wr_icache;
|
//reg wr_icache;
|
reg dccyc;
|
reg dccyc;
|
wire [63:0] cdat;
|
wire [63:0] cdat;
|
reg [63:0] wr_addr;
|
reg [63:0] wr_addr;
|
wire [41:0] insn;
|
wire [41:0] insn;
|
reg [3:0] regset;
|
reg [3:0] regset;
|
wire [63:0] rfoa,rfob;
|
wire [63:0] rfoa,rfob;
|
reg clk_en;
|
reg clk_en;
|
reg cpu_clk_en;
|
reg cpu_clk_en;
|
reg [15:0] StatusERL; // 1= in error processing
|
reg [15:0] StatusERL; // 1= in error processing
|
reg [15:0] StatusEXL; // 1= in exception processing
|
reg [15:0] StatusEXL; // 1= in exception processing
|
reg [15:0] StatusHWI;
|
reg [15:0] StatusHWI;
|
reg [7:0] CauseCode[15:0];
|
reg [7:0] CauseCode[15:0];
|
reg [7:0] ASID; // address space identifier (process ID)
|
reg [7:0] ASID; // address space identifier (process ID)
|
integer n;
|
integer n;
|
reg [63:13] BadVAddr [15:0];
|
reg [63:13] BadVAddr [15:0];
|
reg [63:13] PageTableAddr;
|
reg [63:13] PageTableAddr;
|
|
|
function [63:0] fnIncPC;
|
function [63:0] fnIncPC;
|
input [63:0] fpc;
|
input [63:0] fpc;
|
begin
|
begin
|
case(fpc[3:2])
|
case(fpc[3:2])
|
2'd0: fnIncPC = {fpc[63:4],4'b0100};
|
2'd0: fnIncPC = {fpc[63:4],4'b0100};
|
2'd1: fnIncPC = {fpc[63:4],4'b1000};
|
2'd1: fnIncPC = {fpc[63:4],4'b1000};
|
2'd2: fnIncPC = {fpc[63:4]+60'd1,4'b0000};
|
2'd2: fnIncPC = {fpc[63:4]+60'd1,4'b0000};
|
2'd3: fnIncPC = {fpc[63:4]+60'd1,4'b0000};
|
2'd3: fnIncPC = {fpc[63:4]+60'd1,4'b0000};
|
endcase
|
endcase
|
end
|
end
|
endfunction
|
endfunction
|
|
|
|
function [3:0] fnSel4;
|
|
input [63:0] ad;
|
|
begin
|
|
case(ad[1:0])
|
|
2'd0: fnSel4 = 4'b0001;
|
|
2'd1: fnSel4 = 4'b0010;
|
|
2'd2: fnSel4 = 4'b0100;
|
|
2'd3: fnSel4 = 4'b1000;
|
|
endcase
|
|
end
|
|
endfunction
|
|
|
|
function [3:0] fnSel2;
|
|
input [63:0] ad;
|
|
begin
|
|
case(ad[1:0])
|
|
2'd0: fnSel2 = 4'b0011;
|
|
2'd1: fnSel2 = 4'b0110;
|
|
2'd2: fnSel2 = 4'b1100;
|
|
2'd3: fnSel2 = 4'b1000;
|
|
endcase
|
|
end
|
|
endfunction
|
|
|
|
function [3:0] fnSel1;
|
|
input [63:0] ad;
|
|
begin
|
|
case(ad[1:0])
|
|
2'd0: fnSel1 = 4'b1111;
|
|
2'd1: fnSel1 = 4'b1110;
|
|
2'd2: fnSel1 = 4'b1100;
|
|
2'd3: fnSel1 = 4'b1000;
|
|
endcase
|
|
end
|
|
endfunction
|
|
|
|
|
wire xKernelMode = StatusEXL[xAXC];
|
wire xKernelMode = StatusEXL[xAXC];
|
|
|
//-----------------------------------------------------------------------------
|
//-----------------------------------------------------------------------------
|
// TLB stuff
|
// TLB stuff
|
//-----------------------------------------------------------------------------
|
//-----------------------------------------------------------------------------
|
|
|
reg [24:13] TLBPageMask;
|
reg [24:13] TLBPageMask;
|
reg [63:13] TLBVirtPage;
|
reg [63:13] TLBVirtPage;
|
reg [63:13] TLBPhysPage0;
|
reg [63:13] TLBPhysPage0;
|
reg [63:13] TLBPhysPage1;
|
reg [63:13] TLBPhysPage1;
|
reg [7:0] TLBASID;
|
reg [7:0] TLBASID;
|
reg TLBG,TLBD,TLBValid;
|
reg TLBG,TLBD,TLBValid;
|
reg [3:0] Index;
|
reg [31:0] Index;
|
reg [3:0] Random;
|
reg [3:0] Random;
|
reg [3:0] Wired;
|
reg [3:0] Wired;
|
|
|
reg [15:0] IMatch,DMatch;
|
reg [15:0] IMatch,DMatch;
|
reg [4:0] m,q;
|
reg [4:0] m,q;
|
reg [3:0] i;
|
reg [3:0] i;
|
reg [31:13] tTLBPageMask [15:0];
|
reg [31:13] tTLBPageMask [15:0];
|
reg [63:13] tTLBVirtPage [15:0];
|
reg [63:13] tTLBVirtPage [15:0];
|
reg [63:13] tTLBPhysPage0 [15:0];
|
reg [63:13] tTLBPhysPage0 [15:0];
|
reg [63:13] tTLBPhysPage1 [15:0];
|
reg [63:13] tTLBPhysPage1 [15:0];
|
reg [15:0] tTLBG;
|
reg [15:0] tTLBG;
|
reg [15:0] tTLBD;
|
reg [15:0] tTLBD;
|
reg [7:0] tTLBASID [15:0];
|
reg [7:0] tTLBASID [15:0];
|
reg [15:0] tTLBValid;
|
reg [15:0] tTLBValid;
|
initial begin
|
initial begin
|
for (n = 0; n < 16; n = n + 1)
|
for (n = 0; n < 16; n = n + 1)
|
begin
|
begin
|
tTLBPageMask[n] = 0;
|
tTLBPageMask[n] = 0;
|
tTLBVirtPage[n] = 0;
|
tTLBVirtPage[n] = 0;
|
tTLBPhysPage0[n] = 0;
|
tTLBPhysPage0[n] = 0;
|
tTLBPhysPage1[n] = 0;
|
tTLBPhysPage1[n] = 0;
|
tTLBG[n] = 0;
|
tTLBG[n] = 0;
|
tTLBD[n] = 0;
|
tTLBD[n] = 0;
|
tTLBASID[n] = 0;
|
tTLBASID[n] = 0;
|
tTLBValid[n] = 0;
|
tTLBValid[n] = 0;
|
end
|
end
|
end
|
end
|
always @*
|
always @*
|
for (n = 0; n < 16; n = n + 1)
|
for (n = 0; n < 16; n = n + 1)
|
begin
|
begin
|
IMatch[n] = ((pc_axc[63:13]|tTLBPageMask[n])==(tTLBVirtPage[n]|tTLBPageMask[n])) &&
|
IMatch[n] = ((pc_axc[63:13]|tTLBPageMask[n])==(tTLBVirtPage[n]|tTLBPageMask[n])) &&
|
((tTLBASID[n]==ASID) || tTLBG[n]) &&
|
((tTLBASID[n]==ASID) || tTLBG[n]) &&
|
tTLBValid[n];
|
tTLBValid[n];
|
DMatch[n] = ((ea[63:13]|tTLBPageMask[n])==(tTLBVirtPage[n]|tTLBPageMask[n])) &&
|
DMatch[n] = ((ea[63:13]|tTLBPageMask[n])==(tTLBVirtPage[n]|tTLBPageMask[n])) &&
|
((tTLBASID[n]==ASID) || tTLBG[n]) &&
|
((tTLBASID[n]==ASID) || tTLBG[n]) &&
|
tTLBValid[n];
|
tTLBValid[n];
|
end
|
end
|
always @(IMatch)
|
always @(IMatch)
|
if (IMatch[0]) m <= 5'd0;
|
if (IMatch[0]) m <= 5'd0;
|
else if (IMatch[1]) m <= 5'd1;
|
else if (IMatch[1]) m <= 5'd1;
|
else if (IMatch[2]) m <= 5'd2;
|
else if (IMatch[2]) m <= 5'd2;
|
else if (IMatch[3]) m <= 5'd3;
|
else if (IMatch[3]) m <= 5'd3;
|
else if (IMatch[4]) m <= 5'd4;
|
else if (IMatch[4]) m <= 5'd4;
|
else if (IMatch[5]) m <= 5'd5;
|
else if (IMatch[5]) m <= 5'd5;
|
else if (IMatch[6]) m <= 5'd6;
|
else if (IMatch[6]) m <= 5'd6;
|
else if (IMatch[7]) m <= 5'd7;
|
else if (IMatch[7]) m <= 5'd7;
|
else if (IMatch[8]) m <= 5'd8;
|
else if (IMatch[8]) m <= 5'd8;
|
else if (IMatch[9]) m <= 5'd9;
|
else if (IMatch[9]) m <= 5'd9;
|
else if (IMatch[10]) m <= 5'd10;
|
else if (IMatch[10]) m <= 5'd10;
|
else if (IMatch[11]) m <= 5'd11;
|
else if (IMatch[11]) m <= 5'd11;
|
else if (IMatch[12]) m <= 5'd12;
|
else if (IMatch[12]) m <= 5'd12;
|
else if (IMatch[13]) m <= 5'd13;
|
else if (IMatch[13]) m <= 5'd13;
|
else if (IMatch[14]) m <= 5'd14;
|
else if (IMatch[14]) m <= 5'd14;
|
else if (IMatch[15]) m <= 5'd15;
|
else if (IMatch[15]) m <= 5'd15;
|
else m <= 5'd31;
|
else m <= 5'd31;
|
|
|
wire ioddpage = |({tTLBPageMask[m]+19'd1,13'd0}&pc_axc);
|
wire ioddpage = |({tTLBPageMask[m]+19'd1,13'd0}&pc_axc);
|
wire [63:13] IPFN = ioddpage ? tTLBPhysPage1[m] : tTLBPhysPage0[m];
|
wire [63:13] IPFN = ioddpage ? tTLBPhysPage1[m] : tTLBPhysPage0[m];
|
|
|
wire unmappedArea = pc_axc[63:52]==12'hFFD || pc_axc[63:52]==12'hFFE || pc_axc[63:52]==12'hFFF;
|
wire unmappedArea = pc_axc[63:52]==12'hFFD || pc_axc[63:52]==12'hFFE || pc_axc[63:52]==12'hFFF;
|
wire [63:0] ppc;
|
wire [63:0] ppc;
|
wire ITLBMiss = !unmappedArea & m[4];
|
wire ITLBMiss = !unmappedArea & m[4];
|
|
|
assign ppc[63:13] = unmappedArea ? pc_axc[63:13] : m[4] ? `TLBMissPage: IPFN;
|
assign ppc[63:13] = unmappedArea ? pc_axc[63:13] : m[4] ? `TLBMissPage: IPFN;
|
assign ppc[12:0] = pc_axc[12:0];
|
assign ppc[12:0] = pc_axc[12:0];
|
|
|
always @(DMatch)
|
always @(DMatch)
|
if (DMatch[0]) q <= 5'd0;
|
if (DMatch[0]) q <= 5'd0;
|
else if (DMatch[1]) q <= 5'd1;
|
else if (DMatch[1]) q <= 5'd1;
|
else if (DMatch[2]) q <= 5'd2;
|
else if (DMatch[2]) q <= 5'd2;
|
else if (DMatch[3]) q <= 5'd3;
|
else if (DMatch[3]) q <= 5'd3;
|
else if (DMatch[4]) q <= 5'd4;
|
else if (DMatch[4]) q <= 5'd4;
|
else if (DMatch[5]) q <= 5'd5;
|
else if (DMatch[5]) q <= 5'd5;
|
else if (DMatch[6]) q <= 5'd6;
|
else if (DMatch[6]) q <= 5'd6;
|
else if (DMatch[7]) q <= 5'd7;
|
else if (DMatch[7]) q <= 5'd7;
|
else if (DMatch[8]) q <= 5'd8;
|
else if (DMatch[8]) q <= 5'd8;
|
else if (DMatch[9]) q <= 5'd9;
|
else if (DMatch[9]) q <= 5'd9;
|
else if (DMatch[10]) q <= 5'd10;
|
else if (DMatch[10]) q <= 5'd10;
|
else if (DMatch[11]) q <= 5'd11;
|
else if (DMatch[11]) q <= 5'd11;
|
else if (DMatch[12]) q <= 5'd12;
|
else if (DMatch[12]) q <= 5'd12;
|
else if (DMatch[13]) q <= 5'd13;
|
else if (DMatch[13]) q <= 5'd13;
|
else if (DMatch[14]) q <= 5'd14;
|
else if (DMatch[14]) q <= 5'd14;
|
else if (DMatch[15]) q <= 5'd15;
|
else if (DMatch[15]) q <= 5'd15;
|
else q <= 5'd31;
|
else q <= 5'd31;
|
|
|
wire doddpage = |({tTLBPageMask[q]+19'd1,13'd0}&ea);
|
wire doddpage = |({tTLBPageMask[q]+19'd1,13'd0}&ea);
|
wire [63:13] DPFN = doddpage ? tTLBPhysPage1[q] : tTLBPhysPage0[q];
|
wire [63:13] DPFN = doddpage ? tTLBPhysPage1[q] : tTLBPhysPage0[q];
|
|
|
reg m1UnmappedDataArea;
|
reg m1UnmappedDataArea;
|
wire unmappedDataArea = ea[63:52]==12'hFFD || ea[63:52]==12'hFFE || ea[63:52]==12'hFFF;
|
wire unmappedDataArea = ea[63:52]==12'hFFD || ea[63:52]==12'hFFE || ea[63:52]==12'hFFF;
|
wire DTLBMiss = !unmappedDataArea & q[4];
|
wire DTLBMiss = !unmappedDataArea & q[4];
|
|
|
wire [63:0] pea;
|
wire [63:0] pea;
|
assign pea[63:13] = unmappedDataArea ? ea[63:13] : q[4] ? `TLBMissPage: DPFN;
|
assign pea[63:13] = unmappedDataArea ? ea[63:13] : q[4] ? `TLBMissPage: DPFN;
|
assign pea[12:0] = ea[12:0];
|
assign pea[12:0] = ea[12:0];
|
|
|
|
wire m1DRAMBus = !pea[63];
|
|
wire m2DRAMBus = !m2Addr[63];
|
|
wire m3DRAMBus = !m3Addr[63];
|
|
wire m4DRAMBus = !m4Addr[63];
|
|
|
//-----------------------------------------------------------------------------
|
//-----------------------------------------------------------------------------
|
// Clock control
|
// Clock control
|
// - reset or NMI reenables the clock
|
// - reset or NMI reenables the clock
|
// - this circuit must be under the clk_i domain
|
// - this circuit must be under the clk_i domain
|
//-----------------------------------------------------------------------------
|
//-----------------------------------------------------------------------------
|
//
|
//
|
BUFGCE u20 (.CE(cpu_clk_en), .I(clk_i), .O(clk) );
|
BUFGCE u20 (.CE(cpu_clk_en), .I(clk_i), .O(clk) );
|
|
|
always @(posedge clk_i)
|
always @(posedge clk_i)
|
if (rst_i) begin
|
if (rst_i) begin
|
cpu_clk_en <= 1'b1;
|
cpu_clk_en <= 1'b1;
|
end
|
end
|
else begin
|
else begin
|
if (nmi_i)
|
if (nmi_i)
|
cpu_clk_en <= 1'b1;
|
cpu_clk_en <= 1'b1;
|
else
|
else
|
cpu_clk_en <= clk_en;
|
cpu_clk_en <= clk_en;
|
end
|
end
|
|
|
//-----------------------------------------------------------------------------
|
//-----------------------------------------------------------------------------
|
// Instruction Cache
|
// Instruction Cache
|
// 8kB
|
// 8kB
|
//
|
//
|
//-----------------------------------------------------------------------------
|
//-----------------------------------------------------------------------------
|
reg icaccess, iciaccess;
|
reg icaccess, iciaccess;
|
wire wr_icache = (!rd_empty & icaccess) | (iciaccess & ack_i);
|
wire wr_icache = (!rd_empty & icaccess) | (iciaccess & ack_i);
|
|
|
Raptor64_icache_ram_x32 u1
|
Raptor64_icache_ram_x32 u1
|
(
|
(
|
.clk(clk),
|
.clk(clk),
|
.wr(wr_icache),
|
.wr(wr_icache),
|
.adr_i(iadr_o[12:0]),
|
.adr_i(iadr_o[12:0]),
|
.dat_i(icaccess ?rd_data : dat_i),
|
.dat_i(icaccess ?rd_data : dat_i),
|
.pc(pc_axc),
|
.pc(pc_axc),
|
.insn(insn)
|
.insn(insn)
|
);
|
);
|
|
|
reg [63:13] tmem [127:0];
|
reg [63:13] tmem [127:0];
|
reg [127:0] tvalid;
|
reg [127:0] tvalid;
|
|
|
initial begin
|
initial begin
|
for (n=0; n < 128; n = n + 1)
|
for (n=0; n < 128; n = n + 1)
|
tmem[n] = 0;
|
tmem[n] = 0;
|
for (n=0; n < 128; n = n + 1)
|
for (n=0; n < 128; n = n + 1)
|
tvalid[n] = 0;
|
tvalid[n] = 0;
|
end
|
end
|
|
|
wire [64:13] tgout;
|
wire [64:13] tgout;
|
assign tgout = {tvalid[pc_axc[12:6]],tmem[pc_axc[12:6]]};
|
assign tgout = {tvalid[pc_axc[12:6]],tmem[pc_axc[12:6]]};
|
assign ihit = (tgout=={1'b1,ppc[63:13]});
|
assign ihit = (tgout=={1'b1,ppc[63:13]});
|
|
|
|
|
//-----------------------------------------------------------------------------
|
//-----------------------------------------------------------------------------
|
// Data Cache
|
// Data Cache
|
// No-allocate on write
|
// No-allocate on write
|
//-----------------------------------------------------------------------------
|
//-----------------------------------------------------------------------------
|
reg dcaccess;
|
reg dcaccess;
|
wire dhit;
|
wire dhit;
|
wire [13:0] dtign;
|
wire [13:0] dtign;
|
wire [64:14] dtgout;
|
wire [64:14] dtgout;
|
reg wrhit;
|
reg wrhit;
|
reg [7:0] dsel_o;
|
reg [7:0] dsel_o;
|
reg [63:0] dadr_o;
|
reg [63:0] dadr_o;
|
reg [31:0] ddat;
|
reg [31:0] ddat;
|
reg wr_dcache;
|
reg wr_dcache;
|
|
|
// cache RAM 16Kb
|
// cache RAM 16Kb
|
Raptor64mc_dcache_ram u10
|
Raptor64mc_dcache_ram u10
|
(
|
(
|
.clka(~clk),
|
.clka(~clk),
|
.wea(8'h00),
|
.wea(8'h00),
|
.addra(pea[13:3]),
|
.addra(pea[13:3]),
|
.dina(64'h0000),
|
.dina(64'h0000),
|
.douta(cdat),
|
.douta(cdat),
|
|
|
.clkb(clk),
|
.clkb(clk),
|
.web(dcaccess ? {4{wr_dcache}} : wrhit & wr_en ? ~wr_mask : 4'b0000),
|
.web(dcaccess ? {4{wr_dcache}} : wrhit & wr_en ? ~wr_mask : 4'b0000),
|
.addrb(dcaccess ? dadr_o[13:2] : wr_addr[13:2]),
|
.addrb(dcaccess ? dadr_o[13:2] : wr_addr[13:2]),
|
.dinb(dcaccess ? ddat : wr_data),
|
.dinb(dcaccess ? ddat : wr_data),
|
.doutb()
|
.doutb()
|
);
|
);
|
|
|
// tag ram
|
// tag ram
|
syncRam512x64_1rw1r u11
|
syncRam512x64_1rw1r u11
|
(
|
(
|
.wrst(1'b0),
|
.wrst(1'b0),
|
.wclk(clk),
|
.wclk(clk),
|
.wce(dadr_o[4:2]==3'b111),
|
.wce(dadr_o[4:2]==3'b111),
|
.we(wr_dcache),
|
.we(wr_dcache),
|
.wadr(dadr_o[13:5]),
|
.wadr(dadr_o[13:5]),
|
.i({14'h3FFF,dadr_o[63:14]}),
|
.i({14'h3FFF,dadr_o[63:14]}),
|
.wo(),
|
.wo(),
|
|
|
.rrst(1'b0),
|
.rrst(1'b0),
|
.rclk(~clk),
|
.rclk(~clk),
|
.rce(1'b1),
|
.rce(1'b1),
|
.radr(pea[13:5]),
|
.radr(pea[13:5]),
|
.ro({dtign,dtgout})
|
.ro({dtign,dtgout})
|
);
|
);
|
|
|
assign dhit = (dtgout=={1'b1,pea[63:14]});
|
assign dhit = (dtgout=={1'b1,pea[63:14]});
|
|
|
//-----------------------------------------------------------------------------
|
//-----------------------------------------------------------------------------
|
//-----------------------------------------------------------------------------
|
//-----------------------------------------------------------------------------
|
|
|
reg [64:0] xData;
|
reg [64:0] xData;
|
wire xisCacheElement = xData[63:52] != 12'hFFD;
|
wire xisCacheElement = xData[63:52] != 12'hFFD;
|
reg m1IsCacheElement;
|
reg m1IsCacheElement;
|
|
|
reg nopI;
|
reg nopI;
|
wire [6:0] iFunc = insn[6:0];
|
wire [6:0] iFunc = insn[6:0];
|
wire [6:0] dFunc = dIR[6:0];
|
wire [6:0] dFunc = dIR[6:0];
|
wire [6:0] xFunc = xIR[6:0];
|
wire [6:0] xFunc = xIR[6:0];
|
wire [6:0] iOpcode = insn[41:35];
|
wire [6:0] iOpcode = insn[41:35];
|
wire [6:0] xOpcode = xIR[41:35];
|
wire [6:0] xOpcode = xIR[41:35];
|
wire [6:0] dOpcode = dIR[41:35];
|
wire [6:0] dOpcode = dIR[41:35];
|
reg [6:0] m1Opcode,m2Opcode,m3Opcode,m4Opcode;
|
reg [6:0] m1Opcode,m2Opcode,m3Opcode,m4Opcode;
|
reg [6:0] m1Func,m2Func,m3Func,m4Func;
|
reg [6:0] m1Func,m2Func,m3Func,m4Func;
|
reg [63:0] m1Data,m2Data,m3Data,m4Data,wData,tData;
|
reg [63:0] m1Data,m2Data,m3Data,m4Data,wData,tData;
|
reg [63:0] m2Addr,m3Addr,m4Addr;
|
reg [63:0] m2Addr,m3Addr,m4Addr;
|
reg [63:0] tick;
|
reg [63:0] tick;
|
reg [63:0] tba;
|
reg [63:0] tba;
|
reg [63:0] exception_address,ipc;
|
reg [63:0] exception_address,ipc;
|
reg [63:0] a,b,c,imm,m1b;
|
reg [63:0] a,b,c,imm,m1b,m2b,m3b;
|
reg prev_ihit;
|
reg prev_ihit;
|
reg rsf;
|
reg rsf;
|
reg [63:5] resv_address;
|
reg [63:5] resv_address;
|
reg [15:0] dirqf;
|
reg [15:0] dirqf;
|
reg rirqf,m1irqf,m2irqf,m3irqf,m4irqf,wirqf,tirqf;
|
reg rirqf,m1irqf,m2irqf,m3irqf,m4irqf,wirqf,tirqf;
|
reg xirqf;
|
reg xirqf;
|
reg [7:0] dextype,m1extype,m2extype,m3extype,m4extype,wextype,textype,exception_type;
|
reg [7:0] dextype,m1extype,m2extype,m3extype,m4extype,wextype,textype,exception_type;
|
reg [7:0] xextype;
|
reg [7:0] xextype;
|
wire advanceX_edge;
|
wire advanceX_edge;
|
reg takb;
|
reg takb;
|
|
|
wire [127:0] mult_out;
|
wire [127:0] mult_out;
|
wire [63:0] sqrt_out;
|
wire [63:0] sqrt_out;
|
wire [63:0] div_q;
|
wire [63:0] div_q;
|
wire [63:0] div_r;
|
wire [63:0] div_r;
|
wire sqrt_done,mult_done,div_done;
|
wire sqrt_done,mult_done,div_done;
|
wire isSqrt = xOpcode==`R && xFunc==`SQRT;
|
wire isSqrt = xOpcode==`R && xFunc==`SQRT;
|
wire [7:0] bcdaddo,bcdsubo;
|
wire [7:0] bcdaddo,bcdsubo;
|
|
|
BCDAdd u40(.ci(1'b0),.a(a[7:0]),.b(b[7:0]),.o(bcdaddo),.c());
|
BCDAdd u40(.ci(1'b0),.a(a[7:0]),.b(b[7:0]),.o(bcdaddo),.c());
|
BCDSub u41(.ci(1'b0),.a(a[7:0]),.b(b[7:0]),.o(bcdsubo),.c());
|
BCDSub u41(.ci(1'b0),.a(a[7:0]),.b(b[7:0]),.o(bcdsubo),.c());
|
|
|
isqrt #(64) u14
|
isqrt #(64) u14
|
(
|
(
|
.rst(rst_i),
|
.rst(rst_i),
|
.clk(clk),
|
.clk(clk),
|
.ce(1'b1),
|
.ce(1'b1),
|
.ld(isSqrt),
|
.ld(isSqrt),
|
.a(a),
|
.a(a),
|
.o(sqrt_out),
|
.o(sqrt_out),
|
.done(sqrt_done)
|
.done(sqrt_done)
|
);
|
);
|
|
|
wire isMulu = xOpcode==`RR && xFunc==`MULU;
|
wire isMulu = xOpcode==`RR && xFunc==`MULU;
|
wire isMuls = (xOpcode==`RR && xFunc==`MULS) || xOpcode==`MULSI;
|
wire isMuls = (xOpcode==`RR && xFunc==`MULS) || xOpcode==`MULSI;
|
wire isMuli = xOpcode==`MULSI || xOpcode==`MULUI;
|
wire isMuli = xOpcode==`MULSI || xOpcode==`MULUI;
|
wire isMult = xOpcode==`MULSI || xOpcode==`MULUI || (xOpcode==`RR && (xFunc==`MULS || xFunc==`MULU));
|
wire isMult = xOpcode==`MULSI || xOpcode==`MULUI || (xOpcode==`RR && (xFunc==`MULS || xFunc==`MULU));
|
wire isDivu = xOpcode==`RR && xFunc==`DIVU;
|
wire isDivu = xOpcode==`RR && xFunc==`DIVU;
|
wire isDivs = (xOpcode==`RR && xFunc==`DIVS) || xOpcode==`DIVSI;
|
wire isDivs = (xOpcode==`RR && xFunc==`DIVS) || xOpcode==`DIVSI;
|
wire isDivi = xOpcode==`DIVSI || xOpcode==`DIVUI;
|
wire isDivi = xOpcode==`DIVSI || xOpcode==`DIVUI;
|
wire isDiv = xOpcode==`DIVSI || xOpcode==`DIVUI || (xOpcode==`RR && (xFunc==`DIVS || xFunc==`DIVU));
|
wire isDiv = xOpcode==`DIVSI || xOpcode==`DIVUI || (xOpcode==`RR && (xFunc==`DIVS || xFunc==`DIVU));
|
|
|
wire disRRShift = dOpcode==`RR && (
|
wire disRRShift = dOpcode==`RR && (
|
dFunc==`SHL || dFunc==`ROL || dFunc==`SHR ||
|
dFunc==`SHL || dFunc==`ROL || dFunc==`SHR ||
|
dFunc==`SHRU || dFunc==`ROR || dFunc==`ROLAM
|
dFunc==`SHRU || dFunc==`ROR || dFunc==`ROLAM
|
);
|
);
|
wire disRightShift = dOpcode==`RR && (
|
wire disRightShift = dOpcode==`RR && (
|
dFunc==`SHR || dFunc==`SHRU || dFunc==`ROR
|
dFunc==`SHR || dFunc==`SHRU || dFunc==`ROR
|
);
|
);
|
|
|
Raptor64Mult u18
|
Raptor64Mult u18
|
(
|
(
|
.rst(rst_i),
|
.rst(rst_i),
|
.clk(clk),
|
.clk(clk),
|
.ld(isMult),
|
.ld(isMult),
|
.sgn(isMuls),
|
.sgn(isMuls),
|
.isMuli(isMuli),
|
.isMuli(isMuli),
|
.a(a),
|
.a(a),
|
.b(b),
|
.b(b),
|
.imm(imm),
|
.imm(imm),
|
.o(mult_out),
|
.o(mult_out),
|
.done(mult_done)
|
.done(mult_done)
|
);
|
);
|
|
|
Raptor64Div u19
|
Raptor64Div u19
|
(
|
(
|
.rst(rst_i),
|
.rst(rst_i),
|
.clk(clk),
|
.clk(clk),
|
.ld(isDiv),
|
.ld(isDiv),
|
.sgn(isDivs),
|
.sgn(isDivs),
|
.isDivi(isDivi),
|
.isDivi(isDivi),
|
.a(a),
|
.a(a),
|
.b(b),
|
.b(b),
|
.imm(imm),
|
.imm(imm),
|
.qo(div_q),
|
.qo(div_q),
|
.ro(div_r),
|
.ro(div_r),
|
.dvByZr(),
|
.dvByZr(),
|
.done(div_done)
|
.done(div_done)
|
);
|
);
|
|
|
wire [63:0] fpZLOut;
|
wire [63:0] fpZLOut;
|
wire [63:0] fpLooOut;
|
wire [63:0] fpLooOut;
|
wire fpLooDone;
|
wire fpLooDone;
|
|
|
fpZLUnit #(64) u30
|
fpZLUnit #(64) u30
|
(
|
(
|
.op(xFunc[5:0]),
|
.op(xFunc[5:0]),
|
.a(a),
|
.a(a),
|
.b(b), // for fcmp
|
.b(b), // for fcmp
|
.o(fpZLOut),
|
.o(fpZLOut),
|
.nanx()
|
.nanx()
|
);
|
);
|
|
|
fpLOOUnit #(64) u31
|
fpLOOUnit #(64) u31
|
(
|
(
|
.clk(clk),
|
.clk(clk),
|
.ce(1'b1),
|
.ce(1'b1),
|
.rm(rm),
|
.rm(rm),
|
.op(xFunc[5:0]),
|
.op(xFunc[5:0]),
|
.a(a),
|
.a(a),
|
.o(fpLooOut),
|
.o(fpLooOut),
|
.done(fpLooDone)
|
.done(fpLooDone)
|
);
|
);
|
|
|
function [2:0] popcnt6;
|
function [2:0] popcnt6;
|
input [5:0] a;
|
input [5:0] a;
|
begin
|
begin
|
case(a)
|
case(a)
|
6'b000000: popcnt6 = 3'd0;
|
6'b000000: popcnt6 = 3'd0;
|
6'b000001: popcnt6 = 3'd1;
|
6'b000001: popcnt6 = 3'd1;
|
6'b000010: popcnt6 = 3'd1;
|
6'b000010: popcnt6 = 3'd1;
|
6'b000011: popcnt6 = 3'd2;
|
6'b000011: popcnt6 = 3'd2;
|
6'b000100: popcnt6 = 3'd1;
|
6'b000100: popcnt6 = 3'd1;
|
6'b000101: popcnt6 = 3'd2;
|
6'b000101: popcnt6 = 3'd2;
|
6'b000110: popcnt6 = 3'd2;
|
6'b000110: popcnt6 = 3'd2;
|
6'b000111: popcnt6 = 3'd3;
|
6'b000111: popcnt6 = 3'd3;
|
6'b001000: popcnt6 = 3'd1;
|
6'b001000: popcnt6 = 3'd1;
|
6'b001001: popcnt6 = 3'd2;
|
6'b001001: popcnt6 = 3'd2;
|
6'b001010: popcnt6 = 3'd2;
|
6'b001010: popcnt6 = 3'd2;
|
6'b001011: popcnt6 = 3'd3;
|
6'b001011: popcnt6 = 3'd3;
|
6'b001100: popcnt6 = 3'd2;
|
6'b001100: popcnt6 = 3'd2;
|
6'b001101: popcnt6 = 3'd3;
|
6'b001101: popcnt6 = 3'd3;
|
6'b001110: popcnt6 = 3'd3;
|
6'b001110: popcnt6 = 3'd3;
|
6'b001111: popcnt6 = 3'd4;
|
6'b001111: popcnt6 = 3'd4;
|
6'b010000: popcnt6 = 3'd1;
|
6'b010000: popcnt6 = 3'd1;
|
6'b010001: popcnt6 = 3'd2;
|
6'b010001: popcnt6 = 3'd2;
|
6'b010010: popcnt6 = 3'd2;
|
6'b010010: popcnt6 = 3'd2;
|
6'b010011: popcnt6 = 3'd3;
|
6'b010011: popcnt6 = 3'd3;
|
6'b010100: popcnt6 = 3'd2;
|
6'b010100: popcnt6 = 3'd2;
|
6'b010101: popcnt6 = 3'd3;
|
6'b010101: popcnt6 = 3'd3;
|
6'b010110: popcnt6 = 3'd3;
|
6'b010110: popcnt6 = 3'd3;
|
6'b010111: popcnt6 = 3'd4;
|
6'b010111: popcnt6 = 3'd4;
|
6'b011000: popcnt6 = 3'd2;
|
6'b011000: popcnt6 = 3'd2;
|
6'b011001: popcnt6 = 3'd3;
|
6'b011001: popcnt6 = 3'd3;
|
6'b011010: popcnt6 = 3'd3;
|
6'b011010: popcnt6 = 3'd3;
|
6'b011011: popcnt6 = 3'd4;
|
6'b011011: popcnt6 = 3'd4;
|
6'b011100: popcnt6 = 3'd3;
|
6'b011100: popcnt6 = 3'd3;
|
6'b011101: popcnt6 = 3'd4;
|
6'b011101: popcnt6 = 3'd4;
|
6'b011110: popcnt6 = 3'd4;
|
6'b011110: popcnt6 = 3'd4;
|
6'b011111: popcnt6 = 3'd5;
|
6'b011111: popcnt6 = 3'd5;
|
6'b100000: popcnt6 = 3'd1;
|
6'b100000: popcnt6 = 3'd1;
|
6'b100001: popcnt6 = 3'd2;
|
6'b100001: popcnt6 = 3'd2;
|
6'b100010: popcnt6 = 3'd2;
|
6'b100010: popcnt6 = 3'd2;
|
6'b100011: popcnt6 = 3'd3;
|
6'b100011: popcnt6 = 3'd3;
|
6'b100100: popcnt6 = 3'd2;
|
6'b100100: popcnt6 = 3'd2;
|
6'b100101: popcnt6 = 3'd3;
|
6'b100101: popcnt6 = 3'd3;
|
6'b100110: popcnt6 = 3'd3;
|
6'b100110: popcnt6 = 3'd3;
|
6'b100111: popcnt6 = 3'd4;
|
6'b100111: popcnt6 = 3'd4;
|
6'b101000: popcnt6 = 3'd2;
|
6'b101000: popcnt6 = 3'd2;
|
6'b101001: popcnt6 = 3'd3;
|
6'b101001: popcnt6 = 3'd3;
|
6'b101010: popcnt6 = 3'd3;
|
6'b101010: popcnt6 = 3'd3;
|
6'b101011: popcnt6 = 3'd4;
|
6'b101011: popcnt6 = 3'd4;
|
6'b101100: popcnt6 = 3'd3;
|
6'b101100: popcnt6 = 3'd3;
|
6'b101101: popcnt6 = 3'd4;
|
6'b101101: popcnt6 = 3'd4;
|
6'b101110: popcnt6 = 3'd4;
|
6'b101110: popcnt6 = 3'd4;
|
6'b101111: popcnt6 = 3'd5;
|
6'b101111: popcnt6 = 3'd5;
|
6'b110000: popcnt6 = 3'd2;
|
6'b110000: popcnt6 = 3'd2;
|
6'b110001: popcnt6 = 3'd3;
|
6'b110001: popcnt6 = 3'd3;
|
6'b110010: popcnt6 = 3'd3;
|
6'b110010: popcnt6 = 3'd3;
|
6'b110011: popcnt6 = 3'd4;
|
6'b110011: popcnt6 = 3'd4;
|
6'b110100: popcnt6 = 3'd3;
|
6'b110100: popcnt6 = 3'd3;
|
6'b110101: popcnt6 = 3'd4;
|
6'b110101: popcnt6 = 3'd4;
|
6'b110110: popcnt6 = 3'd4;
|
6'b110110: popcnt6 = 3'd4;
|
6'b110111: popcnt6 = 3'd5;
|
6'b110111: popcnt6 = 3'd5;
|
6'b111000: popcnt6 = 3'd3;
|
6'b111000: popcnt6 = 3'd3;
|
6'b111001: popcnt6 = 3'd4;
|
6'b111001: popcnt6 = 3'd4;
|
6'b111010: popcnt6 = 3'd4;
|
6'b111010: popcnt6 = 3'd4;
|
6'b111011: popcnt6 = 3'd5;
|
6'b111011: popcnt6 = 3'd5;
|
6'b111100: popcnt6 = 3'd4;
|
6'b111100: popcnt6 = 3'd4;
|
6'b111101: popcnt6 = 3'd5;
|
6'b111101: popcnt6 = 3'd5;
|
6'b111110: popcnt6 = 3'd5;
|
6'b111110: popcnt6 = 3'd5;
|
6'b111111: popcnt6 = 3'd6;
|
6'b111111: popcnt6 = 3'd6;
|
endcase
|
endcase
|
end
|
end
|
endfunction
|
endfunction
|
|
|
wire [63:0] jmp_tgt = dOpcode[6:4]==`IMM ? {dIR[26:0],insn[34:0],2'b00} : {pc_axc[63:37],insn[34:0],2'b00};
|
wire [63:0] jmp_tgt = dOpcode[6:4]==`IMM ? {dIR[26:0],insn[34:0],2'b00} : {pc_axc[63:37],insn[34:0],2'b00};
|
|
|
//-----------------------------------------------------------------------------
|
//-----------------------------------------------------------------------------
|
// Branch history table.
|
// Branch history table.
|
// The history table is updated by the EX stage and read in
|
// The history table is updated by the EX stage and read in
|
// both the EX and IF stages.
|
// both the EX and IF stages.
|
// A separate global branch history is kept for each context.
|
// A separate global branch history is kept for each context.
|
//-----------------------------------------------------------------------------
|
//-----------------------------------------------------------------------------
|
reg [2:0] gbl_branch_hist [15:0];
|
reg [2:0] gbl_branch_hist [15:0];
|
reg [1:0] branch_history_table [511:0];
|
reg [1:0] branch_history_table [511:0];
|
wire [7:0] bht_wa = {xpc[6:0],gbl_branch_hist[xAXC][2:1]}; // write address
|
wire [7:0] bht_wa = {xpc[6:0],gbl_branch_hist[xAXC][2:1]}; // write address
|
wire [7:0] bht_ra1 = {xpc[6:0],gbl_branch_hist[xAXC][2:1]}; // read address (EX stage)
|
wire [7:0] bht_ra1 = {xpc[6:0],gbl_branch_hist[xAXC][2:1]}; // read address (EX stage)
|
wire [7:0] bht_ra2 = {pc_axc[6:0],gbl_branch_hist[AXC][2:1]}; // read address (IF stage)
|
wire [7:0] bht_ra2 = {pc_axc[6:0],gbl_branch_hist[AXC][2:1]}; // read address (IF stage)
|
wire [1:0] bht_xbits = branch_history_table[bht_ra1];
|
wire [1:0] bht_xbits = branch_history_table[bht_ra1];
|
wire [1:0] bht_ibits = branch_history_table[bht_ra2];
|
wire [1:0] bht_ibits = branch_history_table[bht_ra2];
|
wire predict_taken = bht_ibits==2'd0 || bht_ibits==2'd1;
|
wire predict_taken = bht_ibits==2'd0 || bht_ibits==2'd1;
|
|
|
wire isxBranchI = (xOpcode==`BRAI || xOpcode==`BRNI || xOpcode==`BEQI || xOpcode==`BNEI ||
|
wire isxBranchI = (xOpcode==`BRAI || xOpcode==`BRNI || xOpcode==`BEQI || xOpcode==`BNEI ||
|
xOpcode==`BLTI || xOpcode==`BLEI || xOpcode==`BGTI || xOpcode==`BGEI ||
|
xOpcode==`BLTI || xOpcode==`BLEI || xOpcode==`BGTI || xOpcode==`BGEI ||
|
xOpcode==`BLTUI || xOpcode==`BLEUI || xOpcode==`BGTUI || xOpcode==`BGEUI)
|
xOpcode==`BLTUI || xOpcode==`BLEUI || xOpcode==`BGTUI || xOpcode==`BGEUI)
|
;
|
;
|
wire isxBranch = isxBranchI || xOpcode==`TRAPcc || xOpcode==`TRAPcci || xOpcode==`BTRI || xOpcode==`BTRR;
|
wire isxBranch = isxBranchI || xOpcode==`TRAPcc || xOpcode==`TRAPcci || xOpcode==`BTRI || xOpcode==`BTRR;
|
|
|
reg [1:0] xbits_new;
|
reg [1:0] xbits_new;
|
|
|
always @(takb or bht_xbits)
|
always @(takb or bht_xbits)
|
if (takb) begin
|
if (takb) begin
|
if (bht_xbits != 2'd1)
|
if (bht_xbits != 2'd1)
|
xbits_new <= bht_xbits + 2'd1;
|
xbits_new <= bht_xbits + 2'd1;
|
else
|
else
|
xbits_new <= bht_xbits;
|
xbits_new <= bht_xbits;
|
end
|
end
|
else begin
|
else begin
|
if (bht_xbits != 2'd2)
|
if (bht_xbits != 2'd2)
|
xbits_new <= bht_xbits - 2'd1;
|
xbits_new <= bht_xbits - 2'd1;
|
else
|
else
|
xbits_new <= bht_xbits;
|
xbits_new <= bht_xbits;
|
end
|
end
|
|
|
// For simulation only, initialize the history table to zeros.
|
// For simulation only, initialize the history table to zeros.
|
// In the real world we don't care.
|
// In the real world we don't care.
|
initial begin
|
initial begin
|
for (n = 0; n < 256; n = n + 1)
|
for (n = 0; n < 256; n = n + 1)
|
branch_history_table[n] = 0;
|
branch_history_table[n] = 0;
|
end
|
end
|
|
|
//-----------------------------------------------------------------------------
|
//-----------------------------------------------------------------------------
|
// Evaluate branch conditions.
|
// Evaluate branch conditions.
|
//-----------------------------------------------------------------------------
|
//-----------------------------------------------------------------------------
|
wire signed [63:0] as = a;
|
wire signed [63:0] as = a;
|
wire signed [63:0] bs = b;
|
wire signed [63:0] bs = b;
|
wire signed [63:0] imms = imm;
|
wire signed [63:0] imms = imm;
|
wire aeqz = a==64'd0;
|
wire aeqz = a==64'd0;
|
wire beqz = b==64'd0;
|
wire beqz = b==64'd0;
|
wire immeqz = imm==64'd0;
|
wire immeqz = imm==64'd0;
|
wire eq = a==b;
|
wire eq = a==b;
|
wire eqi = a==imm;
|
wire eqi = a==imm;
|
wire lt = as < bs;
|
wire lt = as < bs;
|
wire lti = as < imms;
|
wire lti = as < imms;
|
wire ltu = a < b;
|
wire ltu = a < b;
|
wire ltui = a < imm;
|
wire ltui = a < imm;
|
|
|
always @(xOpcode or xFunc or a or eq or eqi or lt or lti or ltu or ltui or aeqz or beqz or rsf or xIR)
|
always @(xOpcode or xFunc or a or eq or eqi or lt or lti or ltu or ltui or aeqz or beqz or rsf or xIR)
|
case (xOpcode)
|
case (xOpcode)
|
`BTRR:
|
`BTRR:
|
case(xFunc)
|
case(xFunc)
|
`BRA: takb = 1'b1;
|
`BRA: takb = 1'b1;
|
`BRN: takb = 1'b0;
|
`BRN: takb = 1'b0;
|
`BEQ: takb = eq;
|
`BEQ: takb = eq;
|
`BNE: takb = !eq;
|
`BNE: takb = !eq;
|
`BLT: takb = lt;
|
`BLT: takb = lt;
|
`BLE: takb = lt|eq;
|
`BLE: takb = lt|eq;
|
`BGT: takb = !(lt|eq);
|
`BGT: takb = !(lt|eq);
|
`BGE: takb = !lt;
|
`BGE: takb = !lt;
|
`BLTU: takb = ltu;
|
`BLTU: takb = ltu;
|
`BLEU: takb = ltu|eq;
|
`BLEU: takb = ltu|eq;
|
`BGTU: takb = !(ltu|eq);
|
`BGTU: takb = !(ltu|eq);
|
`BGEU: takb = !ltu;
|
`BGEU: takb = !ltu;
|
`BOR: takb = !aeqz || !beqz;
|
`BOR: takb = !aeqz || !beqz;
|
`BAND: takb = !aeqz && !beqz;
|
`BAND: takb = !aeqz && !beqz;
|
`BNR: takb = !rsf;
|
`BNR: takb = !rsf;
|
`BEQR: takb = eq;
|
`BEQR: takb = eq;
|
`BNER: takb = !eq;
|
`BNER: takb = !eq;
|
`BLTR: takb = lt;
|
`BLTR: takb = lt;
|
`BLER: takb = lt|eq;
|
`BLER: takb = lt|eq;
|
`BGTR: takb = !(lt|eq);
|
`BGTR: takb = !(lt|eq);
|
`BGER: takb = !lt;
|
`BGER: takb = !lt;
|
`BLTUR: takb = ltu;
|
`BLTUR: takb = ltu;
|
`BLEUR: takb = ltu|eq;
|
`BLEUR: takb = ltu|eq;
|
`BGTUR: takb = !(ltu|eq);
|
`BGTUR: takb = !(ltu|eq);
|
`BGEUR: takb = !ltu;
|
`BGEUR: takb = !ltu;
|
default: takb = 1'b0;
|
default: takb = 1'b0;
|
endcase
|
endcase
|
`BRAI: takb = 1'b1;
|
`BRAI: takb = 1'b1;
|
`BRNI: takb = 1'b0;
|
`BRNI: takb = 1'b0;
|
`BEQI: takb = eqi;
|
`BEQI: takb = eqi;
|
`BNEI: takb = !eqi;
|
`BNEI: takb = !eqi;
|
`BLTI: takb = lti;
|
`BLTI: takb = lti;
|
`BLEI: takb = lti|eqi;
|
`BLEI: takb = lti|eqi;
|
`BGTI: takb = !(lti|eqi);
|
`BGTI: takb = !(lti|eqi);
|
`BGEI: takb = !lti;
|
`BGEI: takb = !lti;
|
`BLTUI: takb = ltui;
|
`BLTUI: takb = ltui;
|
`BLEUI: takb = ltui|eqi;
|
`BLEUI: takb = ltui|eqi;
|
`BGTUI: takb = !(ltui|eqi);
|
`BGTUI: takb = !(ltui|eqi);
|
`BGEUI: takb = !ltui;
|
`BGEUI: takb = !ltui;
|
`BTRI:
|
`BTRI:
|
case(xIR[24:18])
|
case(xIR[24:18])
|
`BRA: takb = 1'b1;
|
`BRA: takb = 1'b1;
|
`BRN: takb = 1'b0;
|
`BRN: takb = 1'b0;
|
`BEQ: takb = eqi;
|
`BEQ: takb = eqi;
|
`BNE: takb = !eqi;
|
`BNE: takb = !eqi;
|
`BLT: takb = lti;
|
`BLT: takb = lti;
|
`BLE: takb = lti|eqi;
|
`BLE: takb = lti|eqi;
|
`BGT: takb = !(lti|eqi);
|
`BGT: takb = !(lti|eqi);
|
`BGE: takb = !lti;
|
`BGE: takb = !lti;
|
`BLTU: takb = ltui;
|
`BLTU: takb = ltui;
|
`BLEU: takb = ltui|eqi;
|
`BLEU: takb = ltui|eqi;
|
`BGTU: takb = !(ltui|eqi);
|
`BGTU: takb = !(ltui|eqi);
|
`BGEU: takb = !ltui;
|
`BGEU: takb = !ltui;
|
default: takb = 1'b0;
|
default: takb = 1'b0;
|
endcase
|
endcase
|
`TRAPcc:
|
`TRAPcc:
|
case(xFunc)
|
case(xFunc)
|
`TEQ: takb = eq;
|
`TEQ: takb = eq;
|
`TNE: takb = !eq;
|
`TNE: takb = !eq;
|
`TLT: takb = lt;
|
`TLT: takb = lt;
|
`TLE: takb = lt|eq;
|
`TLE: takb = lt|eq;
|
`TGT: takb = !(lt|eq);
|
`TGT: takb = !(lt|eq);
|
`TGE: takb = !lt;
|
`TGE: takb = !lt;
|
`TLO: takb = ltu;
|
`TLO: takb = ltu;
|
`TLS: takb = ltu|eq;
|
`TLS: takb = ltu|eq;
|
`THI: takb = !(ltu|eq);
|
`THI: takb = !(ltu|eq);
|
`THS: takb = !ltu;
|
`THS: takb = !ltu;
|
default: takb = 1'b0;
|
default: takb = 1'b0;
|
endcase
|
endcase
|
`TRAPcci:
|
`TRAPcci:
|
case(xIR[29:25])
|
case(xIR[29:25])
|
`TEQI: takb = eqi;
|
`TEQI: takb = eqi;
|
`TNEI: takb = !eqi;
|
`TNEI: takb = !eqi;
|
`TLTI: takb = lti;
|
`TLTI: takb = lti;
|
`TLEI: takb = lti|eqi;
|
`TLEI: takb = lti|eqi;
|
`TGTI: takb = !(lti|eqi);
|
`TGTI: takb = !(lti|eqi);
|
`TGEI: takb = !lti;
|
`TGEI: takb = !lti;
|
`TLOI: takb = ltui;
|
`TLOI: takb = ltui;
|
`TLSI: takb = ltui|eqi;
|
`TLSI: takb = ltui|eqi;
|
`THII: takb = !(ltui|eqi);
|
`THII: takb = !(ltui|eqi);
|
`THSI: takb = !ltui;
|
`THSI: takb = !ltui;
|
default: takb = 1'b0;
|
default: takb = 1'b0;
|
endcase
|
endcase
|
default:
|
default:
|
takb = 1'b0;
|
takb = 1'b0;
|
endcase
|
endcase
|
|
|
|
|
//-----------------------------------------------------------------------------
|
//-----------------------------------------------------------------------------
|
// Datapath (ALU) operations.
|
// Datapath (ALU) operations.
|
//-----------------------------------------------------------------------------
|
//-----------------------------------------------------------------------------
|
wire [6:0] cntlzo,cntloo;
|
wire [6:0] cntlzo,cntloo;
|
cntlz64 u12 ( .i(a), .o(cntlzo) );
|
cntlz64 u12 ( .i(a), .o(cntlzo) );
|
cntlo64 u13 ( .i(a), .o(cntloo) );
|
cntlo64 u13 ( .i(a), .o(cntloo) );
|
|
|
reg [1:0] shftop;
|
reg [1:0] shftop;
|
wire [63:0] shfto;
|
wire [63:0] shfto;
|
always @(xFunc)
|
always @(xFunc)
|
if (xFunc==`SHL)
|
if (xFunc==`SHL)
|
shftop = 2'b00;
|
shftop = 2'b00;
|
else if (xFunc==`ROL || xFunc==`ROR)
|
else if (xFunc==`ROL || xFunc==`ROR)
|
shftop = 2'b01;
|
shftop = 2'b01;
|
else if (xFunc==`SHRU)
|
else if (xFunc==`SHRU)
|
shftop = 2'b10;
|
shftop = 2'b10;
|
else if (xFunc==`SHR)
|
else if (xFunc==`SHR)
|
shftop = 2'b11;
|
shftop = 2'b11;
|
else
|
else
|
shftop = 2'b01;
|
shftop = 2'b01;
|
|
|
wire [63:0] masko;
|
wire [63:0] masko;
|
shiftAndMask u15
|
shiftAndMask u15
|
(
|
(
|
.op(shftop),
|
.op(shftop),
|
.oz(1'b0), // zero the output
|
.oz(1'b0), // zero the output
|
.a(a),
|
.a(a),
|
.b(b[5:0]),
|
.b(b[5:0]),
|
.mb(xIR[12:7]),
|
.mb(xIR[12:7]),
|
.me(xIR[18:13]),
|
.me(xIR[18:13]),
|
.o(shfto),
|
.o(shfto),
|
.mo(masko)
|
.mo(masko)
|
);
|
);
|
|
|
always @(xOpcode or xFunc or a or b or imm or as or bs or imms or xpc or
|
always @(xOpcode or xFunc or a or b or imm or as or bs or imms or xpc or
|
sqrt_out or cntlzo or cntloo or tick or ipc or tba or regset or
|
sqrt_out or cntlzo or cntloo or tick or ipc or tba or regset or
|
lt or eq or ltu or mult_out or lti or eqi or ltui or xIR or div_q or div_r or
|
lt or eq or ltu or mult_out or lti or eqi or ltui or xIR or div_q or div_r or
|
shfto or masko or bcdaddo or bcdsubo or fpLooOut or fpZLOut or
|
shfto or masko or bcdaddo or bcdsubo or fpLooOut or fpZLOut or
|
Wired or Index or Random or TLBPhysPage0 or TLBPhysPage1 or TLBVirtPage or TLBASID or
|
Wired or Index or Random or TLBPhysPage0 or TLBPhysPage1 or TLBVirtPage or TLBASID or
|
PageTableAddr or BadVAddr or ASID or TLBPageMask
|
PageTableAddr or BadVAddr or ASID or TLBPageMask
|
)
|
)
|
case(xOpcode)
|
casex(xOpcode)
|
`R:
|
`R:
|
casex(xFunc)
|
casex(xFunc)
|
`SETLO: xData = imm;
|
`SETLO: xData = imm;
|
`SETHI: xData = {imm[63:32],a[31:0]};
|
`SETHI: xData = {imm[63:32],a[31:0]};
|
`COM: xData = ~a;
|
`COM: xData = ~a;
|
`NOT: xData = ~|a;
|
`NOT: xData = ~|a;
|
`NEG: xData = -a;
|
`NEG: xData = -a;
|
`ABS: xData = a[63] ? -a : a;
|
`ABS: xData = a[63] ? -a : a;
|
`SQRT: xData = sqrt_out;
|
`SQRT: xData = sqrt_out;
|
`SWAP: xData = {a[31:0],a[63:32]};
|
`SWAP: xData = {a[31:0],a[63:32]};
|
|
|
`REDOR: xData = |a;
|
`REDOR: xData = |a;
|
`REDAND: xData = &a;
|
`REDAND: xData = &a;
|
|
|
`CTLZ: xData = cntlzo;
|
`CTLZ: xData = cntlzo;
|
`CTLO: xData = cntloo;
|
`CTLO: xData = cntloo;
|
`CTPOP: xData = {4'd0,popcnt6(a[5:0])} +
|
`CTPOP: xData = {4'd0,popcnt6(a[5:0])} +
|
{4'd0,popcnt6(a[11:6])} +
|
{4'd0,popcnt6(a[11:6])} +
|
{4'd0,popcnt6(a[17:12])} +
|
{4'd0,popcnt6(a[17:12])} +
|
{4'd0,popcnt6(a[23:18])} +
|
{4'd0,popcnt6(a[23:18])} +
|
{4'd0,popcnt6(a[29:24])} +
|
{4'd0,popcnt6(a[29:24])} +
|
{4'd0,popcnt6(a[35:30])} +
|
{4'd0,popcnt6(a[35:30])} +
|
{4'd0,popcnt6(a[41:36])} +
|
{4'd0,popcnt6(a[41:36])} +
|
{4'd0,popcnt6(a[47:42])} +
|
{4'd0,popcnt6(a[47:42])} +
|
{4'd0,popcnt6(a[53:48])} +
|
{4'd0,popcnt6(a[53:48])} +
|
{4'd0,popcnt6(a[59:54])} +
|
{4'd0,popcnt6(a[59:54])} +
|
{4'd0,popcnt6(a[63:60])}
|
{4'd0,popcnt6(a[63:60])}
|
;
|
;
|
`SEXT8: xData = {{56{a[7]}},a[7:0]};
|
`SEXT8: xData = {{56{a[7]}},a[7:0]};
|
`SEXT16: xData = {{48{a[15]}},a[15:0]};
|
`SEXT16: xData = {{48{a[15]}},a[15:0]};
|
`SEXT32: xData = {{32{a[31]}},a[31:0]};
|
`SEXT32: xData = {{32{a[31]}},a[31:0]};
|
|
|
`MFSPR:
|
`MFSPR:
|
case(xIR[12:7])
|
case(xIR[12:7])
|
`Wired: xData = Wired;
|
`Wired: xData = Wired;
|
`TLBIndex: xData = Index;
|
`TLBIndex: xData = Index;
|
`TLBRandom: xData = Random;
|
`TLBRandom: xData = Random;
|
`TLBPhysPage0: xData = {TLBPhysPage0,13'd0};
|
`TLBPhysPage0: xData = {TLBPhysPage0,13'd0};
|
`TLBPhysPage1: xData = {TLBPhysPage1,13'd0};
|
`TLBPhysPage1: xData = {TLBPhysPage1,13'd0};
|
`TLBVirtPage: xData = {TLBVirtPage,13'd0};
|
`TLBVirtPage: xData = {TLBVirtPage,13'd0};
|
`TLBPageMask: xData = {TLBPageMask,13'd0};
|
`TLBPageMask: xData = {TLBPageMask,13'd0};
|
`TLBASID: begin
|
`TLBASID: begin
|
xData[0] = TLBValid;
|
xData[0] = TLBValid;
|
xData[1] = TLBD;
|
xData[1] = TLBD;
|
xData[2] = TLBG;
|
xData[2] = TLBG;
|
xData[15:8] = TLBASID;
|
xData[15:8] = TLBASID;
|
end
|
end
|
`PageTableAddr: xData = {PageTableAddr,13'd0};
|
`PageTableAddr: xData = {PageTableAddr,13'd0};
|
`BadVAddr: xData = {BadVAddr[xAXC],13'd0};
|
`BadVAddr: xData = {BadVAddr[xAXC],13'd0};
|
`ASID: xData = ASID;
|
`ASID: xData = ASID;
|
`EP0: xData = EP[0];
|
`EP0: xData = EP[0];
|
`EP1: xData = EP[1];
|
`EP1: xData = EP[1];
|
`EP2: xData = EP[2];
|
`EP2: xData = EP[2];
|
`EP3: xData = EP[3];
|
`EP3: xData = EP[3];
|
`AXC: xData = xAXC;
|
`AXC: xData = xAXC;
|
`Tick: xData = tick;
|
`Tick: xData = tick;
|
`EPC: xData = EPC[xAXC];
|
`EPC: xData = EPC[xAXC];
|
`CauseCode: xData = CauseCode[xAXC];
|
`CauseCode: xData = CauseCode[xAXC];
|
`TBA: xData = TBA;
|
`TBA: xData = TBA;
|
default: xData = 65'd0;
|
default: xData = 65'd0;
|
endcase
|
endcase
|
`OMG: xData = mutex_gate[a[5:0]];
|
`OMG: xData = mutex_gate[a[5:0]];
|
`CMG: xData = mutex_gate[a[5:0]];
|
`CMG: xData = mutex_gate[a[5:0]];
|
`OMGI: xData = mutex_gate[xIR[12:7]];
|
`OMGI: xData = mutex_gate[xIR[12:7]];
|
`CMGI: xData = mutex_gate[xIR[12:7]];
|
`CMGI: xData = mutex_gate[xIR[12:7]];
|
default: xData = 65'd0;
|
default: xData = 65'd0;
|
endcase
|
endcase
|
`RR:
|
`RR:
|
case(xFunc)
|
case(xFunc)
|
`ADD: xData = a + b;
|
`ADD: xData = a + b;
|
`ADDU: xData = a + b;
|
`ADDU: xData = a + b;
|
`SUB: xData = a - b;
|
`SUB: xData = a - b;
|
`SUBU: xData = a - b;
|
`SUBU: xData = a - b;
|
`CMP: xData = lt ? 64'hFFFFFFFFFFFFF : eq ? 64'd0 : 64'd1;
|
`CMP: xData = lt ? 64'hFFFFFFFFFFFFF : eq ? 64'd0 : 64'd1;
|
`CMPU: xData = ltu ? 64'hFFFFFFFFFFFFF : eq ? 64'd0 : 64'd1;
|
`CMPU: xData = ltu ? 64'hFFFFFFFFFFFFF : eq ? 64'd0 : 64'd1;
|
`SEQ: xData = eq;
|
`SEQ: xData = eq;
|
`SNE: xData = !eq;
|
`SNE: xData = !eq;
|
`SLT: xData = lt;
|
`SLT: xData = lt;
|
`SLE: xData = lt|eq;
|
`SLE: xData = lt|eq;
|
`SGT: xData = !(lt|eq);
|
`SGT: xData = !(lt|eq);
|
`SGE: xData = !lt;
|
`SGE: xData = !lt;
|
`SLTU: xData = ltu;
|
`SLTU: xData = ltu;
|
`SLEU: xData = ltu|eq;
|
`SLEU: xData = ltu|eq;
|
`SGTU: xData = !(ltu|eq);
|
`SGTU: xData = !(ltu|eq);
|
`SGEU: xData = !ltu;
|
`SGEU: xData = !ltu;
|
`AND: xData = a & b;
|
`AND: xData = a & b;
|
`OR: xData = a | b;
|
`OR: xData = a | b;
|
`XOR: xData = a ^ b;
|
`XOR: xData = a ^ b;
|
`ANDC: xData = a & ~b;
|
`ANDC: xData = a & ~b;
|
`NAND: xData = ~(a & b);
|
`NAND: xData = ~(a & b);
|
`NOR: xData = ~(a | b);
|
`NOR: xData = ~(a | b);
|
`XNOR: xData = ~(a ^ b);
|
`XNOR: xData = ~(a ^ b);
|
`ORC: xData = a | ~b;
|
`ORC: xData = a | ~b;
|
`MIN: xData = lt ? a : b;
|
`MIN: xData = lt ? a : b;
|
`MAX: xData = lt ? b : a;
|
`MAX: xData = lt ? b : a;
|
`MOVZ: xData = b;
|
`MOVZ: xData = b;
|
`MOVNZ: xData = b;
|
`MOVNZ: xData = b;
|
`MULS: xData = mult_out[63:0];
|
`MULS: xData = mult_out[63:0];
|
`MULU: xData = mult_out[63:0];
|
`MULU: xData = mult_out[63:0];
|
`DIVS: xData = div_q;
|
`DIVS: xData = div_q;
|
`DIVU: xData = div_q;
|
`DIVU: xData = div_q;
|
`MOD: xData = div_r;
|
`MOD: xData = div_r;
|
|
|
`SHL: xData = shfto;
|
`SHL: xData = shfto;
|
`SHRU: xData = shfto;
|
`SHRU: xData = shfto;
|
`ROL: xData = shfto;
|
`ROL: xData = shfto;
|
`ROR: xData = {a[0],a[63:1]};
|
`ROR: xData = {a[0],a[63:1]};
|
`SHR: xData = shfto;
|
`SHR: xData = shfto;
|
`ROLAM: xData = shfto & masko;
|
`ROLAM: xData = shfto & masko;
|
|
|
`BCD_ADD: xData = bcdaddo;
|
`BCD_ADD: xData = bcdaddo;
|
`BCD_SUB: xData = bcdsubo;
|
`BCD_SUB: xData = bcdsubo;
|
|
|
default: xData = 65'd0;
|
default: xData = 65'd0;
|
endcase
|
endcase
|
`SHFTI:
|
`SHFTI:
|
case(xFunc)
|
case(xFunc)
|
`SHLI: xData = shfto;
|
`SHLI: xData = shfto;
|
`SHRUI: xData = shfto;
|
`SHRUI: xData = shfto;
|
`ROLI: xData = shfto;
|
`ROLI: xData = shfto;
|
`RORI: xData = {a[0],a[63:1]};
|
`RORI: xData = {a[0],a[63:1]};
|
`SHRI: xData = shfto;
|
`SHRI: xData = shfto;
|
`ROLAMI: xData = shfto & masko;
|
`ROLAMI: xData = shfto & masko;
|
`BFINS: begin for (n = 0; n < 64; n = n + 1) xData[n] = masko[n] ? shfto[n] : b[n]; xData[64] = 1'b0; end
|
`BFINS: begin for (n = 0; n < 64; n = n + 1) xData[n] = masko[n] ? shfto[n] : b[n]; xData[64] = 1'b0; end
|
`BFSET: begin for (n = 0; n < 64; n = n + 1) xData[n] = masko[n] ? 1'b1 : b[n]; xData[64] = 1'b0; end
|
`BFSET: begin for (n = 0; n < 64; n = n + 1) xData[n] = masko[n] ? 1'b1 : b[n]; xData[64] = 1'b0; end
|
`BFCLR: begin for (n = 0; n < 64; n = n + 1) xData[n] = masko[n] ? 1'b0 : b[n]; xData[64] = 1'b0; end
|
`BFCLR: begin for (n = 0; n < 64; n = n + 1) xData[n] = masko[n] ? 1'b0 : b[n]; xData[64] = 1'b0; end
|
`BFCHG: begin for (n = 0; n < 64; n = n + 1) xData[n] = masko[n] ? ~b[n] : b[n]; xData[64] = 1'b0; end
|
`BFCHG: begin for (n = 0; n < 64; n = n + 1) xData[n] = masko[n] ? ~b[n] : b[n]; xData[64] = 1'b0; end
|
default: xData = 65'd0;
|
default: xData = 65'd0;
|
endcase
|
endcase
|
`SETLO: xData = imm;
|
`SETLO: xData = imm;
|
`SETHI: xData = {imm[63:32],a[31:0]};
|
`SETHI: xData = {imm[63:32],a[31:0]};
|
`ADDI: xData = a + imm;
|
`ADDI: xData = a + imm;
|
`ADDUI: xData = a + imm;
|
`ADDUI: xData = a + imm;
|
`SUBI: xData = a - imm;
|
`SUBI: xData = a - imm;
|
`CMPI: xData = lti ? 64'hFFFFFFFFFFFFF : eqi ? 64'd0 : 64'd1;
|
`CMPI: xData = lti ? 64'hFFFFFFFFFFFFF : eqi ? 64'd0 : 64'd1;
|
`CMPUI: xData = ltui ? 64'hFFFFFFFFFFFFF : eqi ? 64'd0 : 64'd1;
|
`CMPUI: xData = ltui ? 64'hFFFFFFFFFFFFF : eqi ? 64'd0 : 64'd1;
|
`MULSI: xData = mult_out[63:0];
|
`MULSI: xData = mult_out[63:0];
|
`MULUI: xData = mult_out[63:0];
|
`MULUI: xData = mult_out[63:0];
|
`DIVSI: xData = div_q;
|
`DIVSI: xData = div_q;
|
`DIVUI: xData = div_q;
|
`DIVUI: xData = div_q;
|
`ANDI: xData = a & imm;
|
`ANDI: xData = a & imm;
|
`ORI: xData = a | imm;
|
`ORI: xData = a | imm;
|
`XORI: xData = a ^ imm;
|
`XORI: xData = a ^ imm;
|
`SEQI: xData = eqi;
|
`SEQI: xData = eqi;
|
`SNEI: xData = !eqi;
|
`SNEI: xData = !eqi;
|
`SLTI: xData = lti;
|
`SLTI: xData = lti;
|
`SLEI: xData = lti|eqi;
|
`SLEI: xData = lti|eqi;
|
`SGTI: xData = !(lti|eqi);
|
`SGTI: xData = !(lti|eqi);
|
`SGEI: xData = !lti;
|
`SGEI: xData = !lti;
|
`SLTUI: xData = ltui;
|
`SLTUI: xData = ltui;
|
`SLEUI: xData = ltui|eqi;
|
`SLEUI: xData = ltui|eqi;
|
`SGTUI: xData = !(ltui|eqi);
|
`SGTUI: xData = !(ltui|eqi);
|
`SGEUI: xData = !ltui;
|
`SGEUI: xData = !ltui;
|
`INB,`INCH,`INH,`INW:
|
`INB,`INCH,`INH,`INW:
|
xData = a + imm;
|
xData = a + imm;
|
`OUTB,`OUTC,`OUTH,`OUTW:
|
`OUTB,`OUTC,`OUTH,`OUTW:
|
xData = a + imm;
|
xData = a + imm;
|
`LW,`LH,`LC,`LB,`LHU,`LCU,`LBU,`LWR:
|
`LW,`LH,`LC,`LB,`LHU,`LCU,`LBU,`LWR:
|
xData = a + imm;
|
xData = a + imm;
|
`SW,`SH,`SC,`SB,`SWC:
|
`SW,`SH,`SC,`SB,`SWC:
|
xData = a + imm;
|
xData = a + imm;
|
`MEMNDX:
|
`MEMNDX:
|
xData = a + b + imm;
|
xData = a + b + imm;
|
`BEQ,`BNE,`BLT,`BLE,`BGT,`BGE,`BLTU,`BLEU,`BGTU,`BGEU,`BOR,`BAND:
|
`BEQ,`BNE,`BLT,`BLE,`BGT,`BGE,`BLTU,`BLEU,`BGTU,`BGEU,`BOR,`BAND:
|
xData = 64'd0;
|
xData = 64'd0;
|
`TRAPcc: xData = fnIncPC(xpc);
|
`TRAPcc: xData = fnIncPC(xpc);
|
`TRAPcci: xData = fnIncPC(xpc);
|
`TRAPcci: xData = fnIncPC(xpc);
|
`CALL: xData = fnIncPC(xpc);
|
`CALL: xData = fnIncPC(xpc);
|
`JAL: xData = xpc + {xIR[29:25],2'b00};
|
`JAL: xData = xpc + {xIR[29:25],2'b00};
|
`RET: xData = a + {imm,2'b00};
|
`RET: xData = a + {imm,2'b00};
|
`FPLOO: xData = fpLooOut;
|
`FPLOO: xData = fpLooOut;
|
`FPZL: xData = fpZLOut;
|
`FPZL: xData = fpZLOut;
|
default: xData = 65'd0;
|
default: xData = 65'd0;
|
endcase
|
endcase
|
|
|
wire dbz_error = (xOpcode==`DIVSI||xOpcode==`DIVUI) && b==64'd0;
|
wire dbz_error = (xOpcode==`DIVSI||xOpcode==`DIVUI) && b==64'd0;
|
wire ovr_error = (xOpcode==`ADDI || xOpcode==`SUBI) && (xData[64]!=xData[63]);
|
wire ovr_error = (xOpcode==`ADDI || xOpcode==`SUBI) && (xData[64]!=xData[63]);
|
wire priv_violation = !xKernelMode && (xOpcode==`MISC &&
|
wire priv_violation = !xKernelMode && (xOpcode==`MISC &&
|
(xFunc==`IRET || xFunc==`ERET || xFunc==`CLI || xFunc==`SEI ||
|
(xFunc==`IRET || xFunc==`ERET || xFunc==`CLI || xFunc==`SEI ||
|
xFunc==`TLBP || xFunc==`TLBR || xFunc==`TLBWR || xFunc==`TLBWI
|
xFunc==`TLBP || xFunc==`TLBR || xFunc==`TLBWR || xFunc==`TLBWI
|
));
|
));
|
wire xIsSqrt = xOpcode==`R && xFunc==`SQRT;
|
wire xIsSqrt = xOpcode==`R && xFunc==`SQRT;
|
wire xIsMult = (xOpcode==`RR && (xFunc==`MULU || xFunc==`MULS)) ||
|
wire xIsMult = (xOpcode==`RR && (xFunc==`MULU || xFunc==`MULS)) ||
|
xOpcode==`MULSI || xOpcode==`MULUI;
|
xOpcode==`MULSI || xOpcode==`MULUI;
|
wire xIsDiv = (xOpcode==`RR && (xFunc==`DIVU || xFunc==`DIVS)) ||
|
wire xIsDiv = (xOpcode==`RR && (xFunc==`DIVU || xFunc==`DIVS)) ||
|
xOpcode==`DIVSI || xOpcode==`DIVUI;
|
xOpcode==`DIVSI || xOpcode==`DIVUI;
|
|
|
wire xIsLoad =
|
wire xIsLoad =
|
xOpcode==`LW || xOpcode==`LH || xOpcode==`LB || xOpcode==`LWR ||
|
xOpcode==`LW || xOpcode==`LH || xOpcode==`LB || xOpcode==`LWR ||
|
xOpcode==`LHU || xOpcode==`LBU ||
|
xOpcode==`LHU || xOpcode==`LBU ||
|
xOpcode==`LC || xOpcode==`LCU ||
|
xOpcode==`LC || xOpcode==`LCU
|
xOpcode==`INW || xOpcode==`INB || xOpcode==`INH || xOpcode==`INCH
|
|
;
|
;
|
wire xIsStore =
|
wire xIsStore =
|
xOpcode==`SW || xOpcode==`SH || xOpcode==`SB || xOpcode==`SC || xOpcode==`SWC ||
|
xOpcode==`SW || xOpcode==`SH || xOpcode==`SB || xOpcode==`SC || xOpcode==`SWC
|
xOpcode==`OUTW || xOpcode==`OUTH || xOpcode==`OUTB || xOpcode==`OUTC
|
|
;
|
;
|
wire xIsSWC = xOpcode==`SWC;
|
wire xIsSWC = xOpcode==`SWC;
|
wire xIsIn =
|
wire xIsIn = xOpcode==`INW || xOpcode==`INH || xOpcode==`INCH || xOpcode==`INB;
|
xOpcode==`INW || xOpcode==`INH || xOpcode==`INCH || xOpcode==`INB
|
wire xIsOut = xOpcode==`OUTW || xOpcode==`OUTH || xOpcode==`OUTC || xOpcode==`OUTB;
|
;
|
|
//wire mIsSWC = mOpcode==`SWC;
|
//wire mIsSWC = mOpcode==`SWC;
|
|
|
//wire mIsLoad =
|
//wire mIsLoad =
|
// mOpcode==`LW || mOpcode==`LH || mOpcode==`LB || mOpcode==`LC || mOpcode==`LWR ||
|
// mOpcode==`LW || mOpcode==`LH || mOpcode==`LB || mOpcode==`LC || mOpcode==`LWR ||
|
// mOpcode==`LHU || mOpcode==`LBU || mOpcode==`LCU ||
|
// mOpcode==`LHU || mOpcode==`LBU || mOpcode==`LCU ||
|
// mOpcode==`INW || mOpcode==`INB || mOpcode==`INH
|
// mOpcode==`INW || mOpcode==`INB || mOpcode==`INH
|
// ;
|
// ;
|
wire m1IsLoad =
|
wire m1IsLoad =
|
m1Opcode==`LW || m1Opcode==`LH || m1Opcode==`LB || m1Opcode==`LC || m1Opcode==`LWR ||
|
m1Opcode==`LW || m1Opcode==`LH || m1Opcode==`LB || m1Opcode==`LC || m1Opcode==`LWR ||
|
m1Opcode==`LHU || m1Opcode==`LBU || m1Opcode==`LCU
|
m1Opcode==`LHU || m1Opcode==`LBU || m1Opcode==`LCU
|
;
|
;
|
wire m1IsIn =
|
wire m1IsIn = m1Opcode==`INW || m1Opcode==`INH || m1Opcode==`INCH || m1Opcode==`INB;
|
m1Opcode==`INW || m1Opcode==`INH || m1Opcode==`INCH || m1Opcode==`INB
|
wire m1IsStore = m1Opcode==`SW || m1Opcode==`SH || m1Opcode==`SB || m1Opcode==`SC || m1Opcode==`SWC;
|
;
|
wire m2IsStore = m2Opcode==`SW || m2Opcode==`SH || m2Opcode==`SB || m2Opcode==`SC || m2Opcode==`SWC;
|
wire m1IsStore =
|
wire m1IsIO = m1IsIn || m1Opcode==`OUTW || m1Opcode==`OUTH || m1Opcode==`OUTC || m1Opcode==`OUTB;
|
m1Opcode==`SW || m1Opcode==`SH || m1Opcode==`SB || m1Opcode==`SC || m1Opcode==`SWC
|
|
;
|
|
wire m1IsIO =
|
|
m1IsIn ||
|
|
m1Opcode==`OUTW || m1Opcode==`OUTH || m1Opcode==`OUTC || m1Opcode==`OUTB
|
|
;
|
|
wire m3IsIO =
|
wire m3IsIO =
|
m3Opcode==`INW || m3Opcode==`INH || m3Opcode==`INCH || m3Opcode==`INB ||
|
m3Opcode==`INW || m3Opcode==`INH || m3Opcode==`INCH || m3Opcode==`INB ||
|
m3Opcode==`OUTW || m3Opcode==`OUTH || m3Opcode==`OUTC || m3Opcode==`OUTB
|
m3Opcode==`OUTW || m3Opcode==`OUTH || m3Opcode==`OUTC || m3Opcode==`OUTB
|
;
|
;
|
|
|
wire m2IsLoad =
|
wire m2IsLoad =
|
m2Opcode==`LW || m2Opcode==`LH || m2Opcode==`LB || m2Opcode==`LC || m2Opcode==`LWR ||
|
m2Opcode==`LW || m2Opcode==`LH || m2Opcode==`LB || m2Opcode==`LC || m2Opcode==`LWR ||
|
m2Opcode==`LHU || m2Opcode==`LBU || m2Opcode==`LCU
|
m2Opcode==`LHU || m2Opcode==`LBU || m2Opcode==`LCU
|
;
|
;
|
wire m3IsLoad =
|
wire m3IsLoad =
|
m3Opcode==`LW || m3Opcode==`LH || m3Opcode==`LB || m3Opcode==`LC || m3Opcode==`LWR ||
|
m3Opcode==`LW || m3Opcode==`LH || m3Opcode==`LB || m3Opcode==`LC || m3Opcode==`LWR ||
|
m3Opcode==`LHU || m3Opcode==`LBU || m3Opcode==`LCU
|
m3Opcode==`LHU || m3Opcode==`LBU || m3Opcode==`LCU
|
;
|
;
|
wire m4IsLoad = m4Opcode==`LW || m4Opcode==`LWR
|
wire m3IsLoadW = m3Opcode==`LW || m3Opcode==`LWR;
|
;
|
wire m3IsStoreW = m3Opcode==`SW || m3Opcode==`SWC;
|
|
wire m4IsLoadW = m4Opcode==`LW || m4Opcode==`LWR;
|
|
wire m4IsLoad = m4Opcode==`LW || m4Opcode==`LWR;
|
|
wire m4IsStoreW = m4Opcode==`SW || m4Opcode==`SWC;
|
|
wire m2IsInW = m2Opcode==`INW;
|
|
wire m3IsInW = m3Opcode==`INW;
|
|
wire m3IsOutW = m3Opcode==`OUTW;
|
|
wire m2IsOutW = m2Opcode==`OUTW;
|
wire xIsFPLoo = xOpcode==`FPLOO;
|
wire xIsFPLoo = xOpcode==`FPLOO;
|
|
|
// Stall on SWC allows rsf flag to be loaded for the next instruction
|
// Stall on SWC allows rsf flag to be loaded for the next instruction
|
// Currently stalls on load of R0, but doesn't need to.
|
// Currently stalls on load of R0, but doesn't need to.
|
wire xStall = ((xIsLoad||xIsIn) && ((xRt==dRa)||(xRt==dRb)||(xRt==dRt))) || xIsSWC;
|
wire xStall = ((xIsLoad||xIsIn) && ((xRt==dRa)||(xRt==dRb)||(xRt==dRt))) || xIsSWC;
|
wire m1Stall = ((m1IsLoad||m1IsIn) && ((m1Rt==dRa)||(m1Rt==dRb)||(m1Rt==dRt)));// || mIsSWC;
|
wire m1Stall = ((m1IsLoad||m1IsIn) && ((m1Rt==dRa)||(m1Rt==dRb)||(m1Rt==dRt)));// || mIsSWC;
|
wire m2Stall = ((m2IsLoad) && ((m2Rt==dRa)||(m2Rt==dRb)||(m2Rt==dRt)));// || mIsSWC;
|
wire m2Stall = ((m2IsLoad) && ((m2Rt==dRa)||(m2Rt==dRb)||(m2Rt==dRt)));// || mIsSWC;
|
wire m3Stall = ((m3IsLoad) && ((m3Rt==dRa)||(m3Rt==dRb)||(m3Rt==dRt)));// || mIsSWC;
|
wire m3Stall = ((m3IsLoad) && ((m3Rt==dRa)||(m3Rt==dRb)||(m3Rt==dRt)));// || mIsSWC;
|
wire m4Stall = ((m4IsLoad) && ((m4Rt==dRa)||(m4Rt==dRb)||(m4Rt==dRt)));// || mIsSWC;
|
wire m4Stall = ((m4IsLoad) && ((m4Rt==dRa)||(m4Rt==dRb)||(m4Rt==dRt)));// || mIsSWC;
|
wire eomc = dccyc ? dhit : cyc_o & !icaccess & !dcaccess ? ack_i : 1'b1; // end of memory cycle
|
wire eomc = dccyc ? dhit : cyc_o & !icaccess & !dcaccess ? ack_i : 1'b1; // end of memory cycle
|
|
|
wire m1needWritePort = m1Opcode==`SW || m1Opcode==`SWC || m1Opcode==`SH || m1Opcode==`SC || m1Opcode==`SB;
|
wire xneedIOPort = xIsIn | xIsOut;
|
wire m2needWritePort = m2Opcode==`SW||m2Opcode==`SWC;
|
wire m1needIOPort = (((m1IsLoad & !m1IsCacheElement)|m1IsStore) & !m1DRAMBus) || m1IsIO;
|
wire m1needCmdPort = m1IsLoad && !m1IsCacheElement;
|
wire m2needIOPort = (((m2IsLoad)|m2IsStore) & !m2DRAMBus) || m2IsInW || m2IsOutW;
|
wire m2needCmdPort = m2Opcode==`SH||m2Opcode==`SC||m2Opcode==`SB;
|
wire m3needIOPort = (((m3IsLoadW)|m3IsStoreW) & !m3DRAMBus) || m3IsInW || m3IsOutW;
|
wire m3needCmdPort = m3Opcode==`SW || m3Opcode==`SWC;
|
wire m4needIOPort = (((m4IsLoadW)|m4IsStoreW) & !m4DRAMBus);
|
wire m2needReadPort = m2IsLoad;
|
|
wire m3needReadPort = m3Opcode==`LW || m3Opcode==`LWR;
|
wire m1needWritePort = m1IsStore & m1DRAMBus;
|
//wire m4needReadPort = m4Opcode==`LW || m4Opcode==`LWR;
|
wire m2needWritePort = (m2Opcode==`SW||m2Opcode==`SWC) & m2DRAMBus;
|
|
wire m2needReadPort = m2IsLoad & m2DRAMBus;
|
|
wire m3needReadPort = (m3Opcode==`LW || m3Opcode==`LWR) & m3DRAMBus;
|
|
wire m1needCmdPort = m1IsLoad && !m1IsCacheElement & m1DRAMBus;
|
|
wire m2needCmdPort = (m2Opcode==`SH||m2Opcode==`SC||m2Opcode==`SB) & m2DRAMBus;
|
|
wire m3needCmdPort = (m3Opcode==`SW || m3Opcode==`SWC) & m3DRAMBus;
|
|
|
// Stall for the write port
|
// Stall for the write port
|
wire StallM1 = (m1needWritePort && m2needWritePort) || // Write port collision
|
wire StallM1 = (m1needWritePort && m2needWritePort) || // Write port collision
|
// Stall on the command port
|
(m1needCmdPort && (m2needCmdPort||m3needCmdPort)) ||// Stall on the command port // SW,SWC are still using the wr port in M2
|
(m1needCmdPort && (m2needCmdPort||m3needCmdPort)) || // SW,SWC are still using the wr port in M2
|
(m1needIOPort && (m2needIOPort|m3needIOPort|m4needIOPort)) || // I/O port collision
|
// cache access is taking place
|
icaccess || dcaccess // cache access is taking place
|
icaccess || dcaccess
|
|
;
|
;
|
// M3 is using the command port
|
// M3 is using the command port
|
wire StallM2 = (m2needCmdPort & m3needCmdPort) | (m3needReadPort|icaccess|dcaccess);
|
wire StallM2 = (m2needCmdPort && m3needCmdPort) ||
|
wire StallM3 = m3needReadPort & (icaccess|dcaccess);
|
(m2needReadPort && m3needReadPort)||
|
|
(m2needIOPort && (m3needIOPort | m4needIOPort)) ||
|
|
icaccess||dcaccess
|
|
;
|
|
wire StallM3 = (m3needIOPort & m4needIOPort) ||
|
|
icaccess||dcaccess
|
|
;
|
wire advanceT = !resetA;
|
wire advanceT = !resetA;
|
wire advanceW = advanceT;
|
wire advanceW = advanceT;
|
wire advanceM4 = advanceW & (m4IsLoad ? !rd_empty : 1'b1);
|
wire advanceM4 = advanceW &&
|
wire advanceM3 = advanceM4 &
|
(m4IsLoadW && m4DRAMBus ? !rd_empty : 1'b1) &&
|
(m3IsIO ? ack_i : 1'b1) &
|
(((m4IsLoadW|m4IsStoreW) && !m4DRAMBus) ? ack_i : 1'b1)
|
(m3IsLoad ? !rd_empty : 1'b1) &
|
;
|
|
wire advanceM3 = advanceM4 &&
|
|
(m3IsIO ? ack_i : 1'b1) &&
|
|
(m3IsLoad && m3DRAMBus ? !rd_empty : 1'b1) &&
|
!StallM3
|
!StallM3
|
;
|
;
|
wire advanceM2 = advanceM3 & !StallM2;
|
wire advanceM2 = advanceM3 &&
|
wire advanceM1 = advanceM2
|
(((m2IsLoad|m2IsStore) && !m2DRAMBus) ? ack_i : 1'b1) &&
|
&
|
!StallM2
|
(m1IsIO ? ack_i : 1'b1) &
|
;
|
((m1IsLoad & !m1IsCacheElement) ? !cmd_full : 1'b1) &
|
wire advanceM1 = advanceM2 &&
|
((m1IsLoad & m1IsCacheElement) ? dhit : 1'b1) &
|
(m1IsIO ? ack_i : 1'b1) &&
|
(m1IsStore ? !wr_full : 1'b1) &
|
((m1IsLoad & !m1IsCacheElement) ? !cmd_full : 1'b1) &&
|
|
((m1IsLoad & m1IsCacheElement) ? dhit : 1'b1) &&
|
|
(m1IsStore ? !wr_full : 1'b1) &&
|
!StallM1
|
!StallM1
|
;
|
;
|
wire advanceX = advanceM1 & !cyc_o & (
|
wire advanceX = advanceM1 & !cyc_o & (
|
xIsSqrt ? sqrt_done :
|
xIsSqrt ? sqrt_done :
|
xIsMult ? mult_done :
|
xIsMult ? mult_done :
|
xIsDiv ? div_done :
|
xIsDiv ? div_done :
|
xIsFPLoo ? fpLooDone :
|
xIsFPLoo ? fpLooDone :
|
1'b1);
|
1'b1);
|
wire advanceR = advanceX & !xStall & !m1Stall && !m2Stall && !m3Stall && !m4Stall;
|
wire advanceR = advanceX & !xStall & !m1Stall && !m2Stall && !m3Stall && !m4Stall;
|
wire advanceI = advanceR & ihit;
|
wire advanceI = advanceR & ihit;
|
|
|
wire triggerDCacheLoad = (m1IsLoad & m1IsCacheElement & !dhit) && // there is a miss
|
wire triggerDCacheLoad = (m1IsLoad & m1IsCacheElement & !dhit) && // there is a miss
|
!(icaccess | dcaccess | iciaccess) && // caches are not active
|
!(icaccess | dcaccess | iciaccess) && // caches are not active
|
m2Opcode==`NOPI && // and the pipeline is free of memory-ops
|
m2Opcode==`NOPI && // and the pipeline is free of memory-ops
|
m3Opcode==`NOPI &&
|
m3Opcode==`NOPI &&
|
m4Opcode==`NOPI &&
|
m4Opcode==`NOPI &&
|
wr_empty // and the write buffer is empty
|
wr_empty // and the write buffer is empty
|
;
|
;
|
// Since IMM is "sticky" we have to check for it.
|
// Since IMM is "sticky" we have to check for it.
|
wire triggerICacheLoad = !ihit & !triggerDCacheLoad & // There is a miss
|
wire triggerICacheLoad = !ihit & !triggerDCacheLoad & // There is a miss
|
(dOpcode==`NOPI || dOpcode[6:4]==`IMM) && // and the pipeline is flushed
|
(dOpcode==`NOPI || dOpcode[6:4]==`IMM) && // and the pipeline is flushed
|
(xOpcode==`NOPI || xOpcode[6:4]==`IMM) &&
|
(xOpcode==`NOPI || xOpcode[6:4]==`IMM) &&
|
m1Opcode==`NOPI &&
|
m1Opcode==`NOPI &&
|
m2Opcode==`NOPI &&
|
m2Opcode==`NOPI &&
|
m3Opcode==`NOPI &&
|
m3Opcode==`NOPI &&
|
m4Opcode==`NOPI
|
m4Opcode==`NOPI
|
;
|
;
|
wire EXexception_pending = ovr_error || dbz_error || priv_violation || xOpcode==`TRAPcci || xOpcode==`TRAPcc;
|
wire EXexception_pending = ovr_error || dbz_error || priv_violation || xOpcode==`TRAPcci || xOpcode==`TRAPcc;
|
wire M1exception_pending = advanceM1 & (m1IsLoad|m1IsStore) & DTLBMiss;
|
wire M1exception_pending = advanceM1 & (m1IsLoad|m1IsStore) & DTLBMiss;
|
wire exception_pending = EXexception_pending | M1exception_pending;
|
wire exception_pending = EXexception_pending | M1exception_pending;
|
|
|
wire xWillLoadStore = (xIsLoad||xIsStore) & advanceX;
|
wire xWillLoadStore = (xIsLoad||xIsStore) & advanceX;
|
wire stallCacheLoad = xWillLoadStore;
|
wire stallCacheLoad = xWillLoadStore;
|
|
|
reg prev_nmi,nmi_edge;
|
reg prev_nmi,nmi_edge;
|
|
|
|
|
//---------------------------------------------------------
|
//---------------------------------------------------------
|
// Register file.
|
// Register file.
|
//---------------------------------------------------------
|
//---------------------------------------------------------
|
|
|
syncRam512x64_1rw3r u5
|
syncRam512x64_1rw3r u5
|
(
|
(
|
.wrst(1'b0),
|
.wrst(1'b0),
|
.wclk(clk),
|
.wclk(clk),
|
.wce(advanceW),
|
.wce(advanceW),
|
.we(1'b1),
|
.we(1'b1),
|
.wadr(wRt),
|
.wadr(wRt),
|
.i(wData),
|
.i(wData),
|
.wo(),
|
.wo(),
|
|
|
.rrsta(1'b0),
|
.rrsta(1'b0),
|
.rclka(~clk),
|
.rclka(~clk),
|
.rcea(advanceR),
|
.rcea(advanceR),
|
.radra(dRa),
|
.radra(dRa),
|
.roa(rfoa),
|
.roa(rfoa),
|
|
|
.rrstb(1'b0),
|
.rrstb(1'b0),
|
.rclkb(~clk),
|
.rclkb(~clk),
|
.rceb(advanceR),
|
.rceb(advanceR),
|
.radrb(dRb),
|
.radrb(dRb),
|
.rob(rfob),
|
.rob(rfob),
|
|
|
.rrstc(1'b0),
|
.rrstc(1'b0),
|
.rclkc(~clk),
|
.rclkc(~clk),
|
.rcec(advanceR),
|
.rcec(advanceR),
|
.radrc(dRc),
|
.radrc(dRc),
|
.roc(rfoc)
|
.roc(rfoc)
|
);
|
);
|
|
|
|
|
reg m1clkoff,m2clkoff,m3clkoff,m4clkoff,wclkoff;
|
reg m1clkoff,m2clkoff,m3clkoff,m4clkoff,wclkoff;
|
reg [15:0] dFip;
|
reg [15:0] dFip;
|
reg xFip,m1Fip,m2Fip,m3Fip,m4Fip,wFip;
|
reg xFip,m1Fip,m2Fip,m3Fip,m4Fip,wFip;
|
|
|
always @(posedge clk)
|
always @(posedge clk)
|
if (rst_i) begin
|
if (rst_i) begin
|
bte_o <= 2'b00;
|
bte_o <= 2'b00;
|
cti_o <= 3'b000;
|
cti_o <= 3'b000;
|
cyc_o <= 1'b0;
|
cyc_o <= 1'b0;
|
stb_o <= 1'b0;
|
stb_o <= 1'b0;
|
we_o <= 1'b0;
|
we_o <= 1'b0;
|
sel_o <= 8'h00;
|
sel_o <= 8'h00;
|
adr_o <= 64'd0;
|
adr_o <= 64'd0;
|
dat_o <= 64'd0;
|
dat_o <= 64'd0;
|
dccyc <= 1'b0;
|
dccyc <= 1'b0;
|
|
|
cmd_en <= 1'b0;
|
cmd_en <= 1'b0;
|
cmd_instr <= 3'b001;
|
cmd_instr <= 3'b001;
|
cmd_bl <= 6'd1;
|
cmd_bl <= 6'd1;
|
cmd_byte_addr <= 30'd0;
|
cmd_byte_addr <= 30'd0;
|
|
|
rd_en <= 1'b0;
|
rd_en <= 1'b0;
|
wr_en <= 1'b0;
|
wr_en <= 1'b0;
|
|
|
// pc[0] <= 64'hFFFF_FFFF_FFFF_FFE0;
|
// pc[0] <= 64'hFFFF_FFFF_FFFF_FFE0;
|
m1Opcode <= `NOPI;
|
m1Opcode <= `NOPI;
|
m2Opcode <= `NOPI;
|
m2Opcode <= `NOPI;
|
m3Opcode <= `NOPI;
|
m3Opcode <= `NOPI;
|
m4Opcode <= `NOPI;
|
m4Opcode <= `NOPI;
|
dIR <= `NOP_INSN;
|
dIR <= `NOP_INSN;
|
dRt <= 9'd0;
|
dRt <= 9'd0;
|
tRt <= 9'd0;
|
tRt <= 9'd0;
|
wRt <= 9'd0;
|
wRt <= 9'd0;
|
m1Rt <= 9'd0;
|
m1Rt <= 9'd0;
|
m2Rt <= 9'd0;
|
m2Rt <= 9'd0;
|
m3Rt <= 9'd0;
|
m3Rt <= 9'd0;
|
m4Rt <= 9'd0;
|
m4Rt <= 9'd0;
|
tData <= 64'd0;
|
tData <= 64'd0;
|
wData <= 64'd0;
|
wData <= 64'd0;
|
m1Data <= 64'd0;
|
m1Data <= 64'd0;
|
m2Data <= 64'd0;
|
m2Data <= 64'd0;
|
m3Data <= 64'd0;
|
m3Data <= 64'd0;
|
m4Data <= 64'd0;
|
m4Data <= 64'd0;
|
icaccess <= 1'b0;
|
icaccess <= 1'b0;
|
dcaccess <= 1'b0;
|
dcaccess <= 1'b0;
|
nopI <= 1'b0;
|
nopI <= 1'b0;
|
prev_ihit <= 1'b0;
|
prev_ihit <= 1'b0;
|
wirqf <= 1'b0;
|
wirqf <= 1'b0;
|
m1irqf <= 1'b0;
|
m1irqf <= 1'b0;
|
m2irqf <= 1'b0;
|
m2irqf <= 1'b0;
|
m3irqf <= 1'b0;
|
m3irqf <= 1'b0;
|
m4irqf <= 1'b0;
|
m4irqf <= 1'b0;
|
wFip <= 1'b0;
|
wFip <= 1'b0;
|
m4Fip <= 1'b0;
|
m4Fip <= 1'b0;
|
m3Fip <= 1'b0;
|
m3Fip <= 1'b0;
|
m2Fip <= 1'b0;
|
m2Fip <= 1'b0;
|
m1Fip <= 1'b0;
|
m1Fip <= 1'b0;
|
xFip <= 1'b0;
|
xFip <= 1'b0;
|
dFip <= 16'h0000;
|
dFip <= 16'h0000;
|
dirqf <= 16'h0000;
|
dirqf <= 16'h0000;
|
tick <= 32'd0;
|
tick <= 32'd0;
|
cstate <= IDLE;
|
cstate <= IDLE;
|
dImm <= 64'd0;
|
dImm <= 64'd0;
|
regset <= 4'd0;
|
regset <= 4'd0;
|
xirqf <= 1'b0;
|
xirqf <= 1'b0;
|
xextype <= 8'h00;
|
xextype <= 8'h00;
|
xIR <= `NOP_INSN;
|
xIR <= `NOP_INSN;
|
xpc <= 64'd0;
|
xpc <= 64'd0;
|
a <= 64'd0;
|
a <= 64'd0;
|
b <= 64'd0;
|
b <= 64'd0;
|
imm <= 64'd0;
|
imm <= 64'd0;
|
xRt <= 9'd0;
|
xRt <= 9'd0;
|
clk_en <= 1'b1;
|
clk_en <= 1'b1;
|
Random <= 4'hF;
|
Random <= 4'hF;
|
Wired <= 4'd0;
|
Wired <= 4'd0;
|
StatusEXL <= 16'b0;
|
StatusEXL <= 16'b0;
|
StatusHWI <= 16'h0;
|
StatusHWI <= 16'h0;
|
epcnt <= 5'd0;
|
epcnt <= 5'd0;
|
EP[0] <= 32'h00000000;
|
EP[0] <= 32'h00000000;
|
EP[1] <= 32'h00000000;
|
EP[1] <= 32'h00000000;
|
EP[2] <= 32'h00000000;
|
EP[2] <= 32'h00000000;
|
EP[3] <= 32'h00000000;
|
EP[3] <= 32'h00000000;
|
AXC <= 4'd0;
|
AXC <= 4'd0;
|
dAXC <= 4'd0;
|
dAXC <= 4'd0;
|
xAXC <= 4'd0;
|
xAXC <= 4'd0;
|
m1AXC <= 4'd0;
|
m1AXC <= 4'd0;
|
m2AXC <= 4'd0;
|
m2AXC <= 4'd0;
|
m3AXC <= 4'd0;
|
m3AXC <= 4'd0;
|
m4AXC <= 4'd0;
|
m4AXC <= 4'd0;
|
wAXC <= 4'd0;
|
wAXC <= 4'd0;
|
resetA <= 1'b1;
|
resetA <= 1'b1;
|
// gbl_branch_hist <= 3'b000;
|
// gbl_branch_hist <= 3'b000;
|
end
|
end
|
else begin
|
else begin
|
|
|
//---------------------------------------------------------
|
//---------------------------------------------------------
|
// Initialize program counters
|
// Initialize program counters
|
//---------------------------------------------------------
|
//---------------------------------------------------------
|
if (resetA) begin
|
if (resetA) begin
|
pc[xAXC] <= `RESET_VECTOR;
|
pc[xAXC] <= `RESET_VECTOR;
|
gbl_branch_hist[AXC] <= 3'b000;
|
gbl_branch_hist[AXC] <= 3'b000;
|
xAXC <= xAXC + 4'd1;
|
xAXC <= xAXC + 4'd1;
|
if (xAXC==4'hF)
|
if (xAXC==4'hF)
|
resetA <= 1'b0;
|
resetA <= 1'b0;
|
end
|
end
|
|
|
cmd_en <= 1'b0; // allow this signal only to pulse for a single clock cycle
|
cmd_en <= 1'b0; // allow this signal only to pulse for a single clock cycle
|
wr_en <= 1'b0; // allow this signal to only pulse for a single cycle
|
wr_en <= 1'b0; // allow this signal to only pulse for a single cycle
|
if (Random==Wired)
|
if (Random==Wired)
|
Random <= 4'hF;
|
Random <= 4'hF;
|
else
|
else
|
Random <= Random - 4'd1;
|
Random <= Random - 4'd1;
|
|
|
tick <= tick + 64'd1;
|
tick <= tick + 64'd1;
|
|
|
prev_nmi <= nmi_i;
|
prev_nmi <= nmi_i;
|
if (!prev_nmi & nmi_i)
|
if (!prev_nmi & nmi_i)
|
nmi_edge <= 1'b1;
|
nmi_edge <= 1'b1;
|
|
|
|
|
// A store by any device in the system to a reserved address blcok
|
// A store by any device in the system to a reserved address blcok
|
// clears the reservation.
|
// clears the reservation.
|
|
|
if (sys_adv && sys_adr[63:5]==resv_address)
|
if (sys_adv && sys_adr[63:5]==resv_address)
|
resv_address <= 59'd0;
|
resv_address <= 59'd0;
|
|
|
//---------------------------------------------------------
|
//---------------------------------------------------------
|
// TRAILER:
|
// TRAILER:
|
// - placeholder to allow the use of synchronous register
|
// - placeholder to allow the use of synchronous register
|
// memory
|
// memory
|
//---------------------------------------------------------
|
//---------------------------------------------------------
|
if (advanceT) begin
|
if (advanceT) begin
|
tRt <= 9'd0;
|
tRt <= 9'd0;
|
tData <= 64'd0;
|
tData <= 64'd0;
|
end
|
end
|
|
|
//---------------------------------------------------------
|
//---------------------------------------------------------
|
// WRITEBACK:
|
// WRITEBACK:
|
// - update the register file with results
|
// - update the register file with results
|
// - record exception address and type
|
// - record exception address and type
|
// - jump to exception handler routine (below)
|
// - jump to exception handler routine (below)
|
//---------------------------------------------------------
|
//---------------------------------------------------------
|
if (advanceW) begin
|
if (advanceW) begin
|
textype <= wextype;
|
textype <= wextype;
|
wextype <= `EX_NON;
|
wextype <= `EX_NON;
|
tRt <= wRt;
|
tRt <= wRt;
|
tData <= wData;
|
tData <= wData;
|
// regfile[wRt] <= wData; <- regfile.v
|
// regfile[wRt] <= wData; <- regfile.v
|
$display("Writing regfile[%d:%d] with %h", wRt[8:5],wRt[4:0], wData);
|
$display("Writing regfile[%d:%d] with %h", wRt[8:5],wRt[4:0], wData);
|
wRt <= 9'd0;
|
wRt <= 9'd0;
|
wData <= 64'd0;
|
wData <= 64'd0;
|
if (wirqf) begin
|
if (wirqf) begin
|
wirqf <= 1'b0;
|
wirqf <= 1'b0;
|
if (m1AXC==wAXC) m1irqf <= 1'b0;
|
if (m1AXC==wAXC) m1irqf <= 1'b0;
|
if (m2AXC==wAXC) m2irqf <= 1'b0;
|
if (m2AXC==wAXC) m2irqf <= 1'b0;
|
if (m3AXC==wAXC) m3irqf <= 1'b0;
|
if (m3AXC==wAXC) m3irqf <= 1'b0;
|
if (m4AXC==wAXC) m4irqf <= 1'b0;
|
if (m4AXC==wAXC) m4irqf <= 1'b0;
|
if (xAXC==wAXC) xirqf <= 1'b0;
|
if (xAXC==wAXC) xirqf <= 1'b0;
|
dirqf[wAXC] <= 1'b0;
|
dirqf[wAXC] <= 1'b0;
|
exception_type <= wextype;
|
exception_type <= wextype;
|
end
|
end
|
clk_en <= 1'b1;
|
clk_en <= 1'b1;
|
if (wclkoff)
|
if (wclkoff)
|
clk_en <= 1'b0;
|
clk_en <= 1'b0;
|
wclkoff <= 1'b0;
|
wclkoff <= 1'b0;
|
m1clkoff <= 1'b0;
|
m1clkoff <= 1'b0;
|
m2clkoff <= 1'b0;
|
m2clkoff <= 1'b0;
|
m3clkoff <= 1'b0;
|
m3clkoff <= 1'b0;
|
m4clkoff <= 1'b0;
|
m4clkoff <= 1'b0;
|
if (wFip) begin
|
if (wFip) begin
|
wFip <= 1'b0;
|
wFip <= 1'b0;
|
if (m4AXC==wAXC) m4Fip <= 1'b0;
|
if (m4AXC==wAXC) m4Fip <= 1'b0;
|
if (m3AXC==wAXC) m3Fip <= 1'b0;
|
if (m3AXC==wAXC) m3Fip <= 1'b0;
|
if (m2AXC==wAXC) m2Fip <= 1'b0;
|
if (m2AXC==wAXC) m2Fip <= 1'b0;
|
if (m1AXC==wAXC) m1Fip <= 1'b0;
|
if (m1AXC==wAXC) m1Fip <= 1'b0;
|
if (xAXC==wAXC) xFip <= 1'b0;
|
if (xAXC==wAXC) xFip <= 1'b0;
|
dFip[wAXC] <= 1'b0;
|
dFip[wAXC] <= 1'b0;
|
end
|
end
|
end
|
end
|
|
|
//---------------------------------------------------------
|
//---------------------------------------------------------
|
// MEMORY:
|
// MEMORY:
|
// - merge word load data into pipeline.
|
// - merge word load data into pipeline.
|
//---------------------------------------------------------
|
//---------------------------------------------------------
|
if (advanceM4) begin
|
if (advanceM4) begin
|
wirqf <= m4irqf;
|
wirqf <= m4irqf;
|
wFip <= m4Fip;
|
wFip <= m4Fip;
|
wAXC <= m4AXC;
|
wAXC <= m4AXC;
|
wextype <= m4extype;
|
wextype <= m4extype;
|
wRt <= m4Rt;
|
wRt <= m4Rt;
|
wpc <= m4pc;
|
wpc <= m4pc;
|
wclkoff <= m4clkoff;
|
wclkoff <= m4clkoff;
|
wData <= m4Data;
|
wData <= m4Data;
|
|
|
m4Rt <= 9'd0;
|
m4Rt <= 9'd0;
|
m4Opcode <= `NOPI;
|
m4Opcode <= `NOPI;
|
m4Data <= 64'd0;
|
m4Data <= 64'd0;
|
m4clkoff <= 1'b0;
|
m4clkoff <= 1'b0;
|
m4Opcode <= `NOPI;
|
m4Opcode <= `NOPI;
|
m4extype <= `EX_NON;
|
m4extype <= `EX_NON;
|
if (m4extype==`EX_NON) begin
|
if (m4extype==`EX_NON) begin
|
case(m4Opcode)
|
case(m4Opcode)
|
`LW,`LWR: begin
|
`LW,`LWR:
|
|
if (m4DRAMBus) begin
|
wData <= {rd_data,m4Data[31:0]};
|
wData <= {rd_data,m4Data[31:0]};
|
rd_en <= 1'b0; // only if LW/LWR
|
rd_en <= 1'b0; // only if LW/LWR
|
end
|
end
|
|
else begin
|
|
cyc_o <= 1'b0;
|
|
stb_o <= 1'b0;
|
|
we_o <= 1'b0;
|
|
sel_o <= 4'h0;
|
|
wData <= {dat_i,m4Data[31:0]};
|
|
end
|
|
`SW,`SWC:
|
|
if (!m4DRAMBus) begin
|
|
cyc_o <= 1'b0;
|
|
stb_o <= 1'b0;
|
|
we_o <= 1'b0;
|
|
sel_o <= 4'h0;
|
|
end
|
default: wData <= m4Data;
|
default: wData <= m4Data;
|
endcase
|
endcase
|
end
|
end
|
end
|
end
|
|
|
|
|
//---------------------------------------------------------
|
//---------------------------------------------------------
|
// MEMORY:
|
// MEMORY:
|
//---------------------------------------------------------
|
//---------------------------------------------------------
|
if (advanceM3) begin
|
if (advanceM3) begin
|
m4Opcode <= m3Opcode;
|
m4Opcode <= m3Opcode;
|
m4Func <= m3Func;
|
m4Func <= m3Func;
|
m4irqf <= m3irqf;
|
m4irqf <= m3irqf;
|
m4Fip <= m3Fip;
|
m4Fip <= m3Fip;
|
m4AXC <= m3AXC;
|
m4AXC <= m3AXC;
|
m4extype <= m3extype;
|
m4extype <= m3extype;
|
m4Rt <= m3Rt;
|
m4Rt <= m3Rt;
|
m4pc <= m3pc;
|
m4pc <= m3pc;
|
m4clkoff <= m3clkoff;
|
m4clkoff <= m3clkoff;
|
|
|
m3Rt <= 9'd0;
|
m3Rt <= 9'd0;
|
m3Opcode <= `NOPI;
|
m3Opcode <= `NOPI;
|
m3Func <= 7'd0;
|
m3Func <= 7'd0;
|
m3clkoff <= 1'b0;
|
m3clkoff <= 1'b0;
|
m3pc <= 64'd0;
|
m3pc <= 64'd0;
|
m4Data <= m3Data;
|
m4Data <= m3Data;
|
m3Addr <= 64'd0;
|
m3Addr <= 64'd0;
|
m3Data <= 64'd0;
|
m3Data <= 64'd0;
|
m3extype <= `EX_NON;
|
m3extype <= `EX_NON;
|
if (m3extype==`EX_NON) begin
|
if (m3extype==`EX_NON) begin
|
case(m3Opcode)
|
case(m3Opcode)
|
`INW:
|
`INW:
|
begin
|
begin
|
cyc_o <= 1'b0;
|
cyc_o <= 1'b0;
|
stb_o <= 1'b0;
|
stb_o <= 1'b0;
|
sel_o <= 4'h0;
|
sel_o <= 4'h0;
|
m4Data <= {dat_i,m3Data[31:0]};
|
m4Data <= {dat_i,m3Data[31:0]};
|
end
|
end
|
`OUTW:
|
`OUTW:
|
begin
|
begin
|
cyc_o <= 1'b0;
|
cyc_o <= 1'b0;
|
stb_o <= 1'b0;
|
stb_o <= 1'b0;
|
we_o <= 1'b0;
|
we_o <= 1'b0;
|
sel_o <= 4'h0;
|
sel_o <= 4'h0;
|
end
|
end
|
`LW,`LWR:
|
`LW,`LWR:
|
begin
|
if (m3DRAMBus) begin
|
rd_en <= 1'b1;
|
rd_en <= 1'b1;
|
m4Data <= {32'd0,rd_data};
|
m4Data <= {32'd0,rd_data};
|
end
|
end
|
|
else begin
|
|
stb_o <= 1'b1;
|
|
sel_o <= 4'hF;
|
|
adr_o <= {m3Addr[63:2]+60'd1,2'b00};
|
|
end
|
`LH:
|
`LH:
|
begin
|
begin
|
rd_en <= 1'b0;
|
rd_en <= 1'b0;
|
m4Data <= {{32{rd_data[31]}},rd_data};
|
m4Data <= {{32{rd_data[31]}},rd_data};
|
end
|
end
|
`LHU:
|
`LHU:
|
begin
|
begin
|
rd_en <= 1'b0;
|
rd_en <= 1'b0;
|
m4Data <= rd_data;
|
m4Data <= rd_data;
|
end
|
end
|
`LC:
|
`LC:
|
begin
|
begin
|
rd_en <= 1'b0;
|
rd_en <= 1'b0;
|
case(m3Addr[1])
|
case(m3Addr[1])
|
1'b0: m4Data <= {{48{rd_data[15]}},rd_data[15:0]};
|
1'b0: m4Data <= {{48{rd_data[15]}},rd_data[15:0]};
|
1'b1: m4Data <= {{48{rd_data[31]}},rd_data[31:16]};
|
1'b1: m4Data <= {{48{rd_data[31]}},rd_data[31:16]};
|
endcase
|
endcase
|
end
|
end
|
`LCU:
|
`LCU:
|
begin
|
begin
|
rd_en <= 1'b0;
|
rd_en <= 1'b0;
|
case(m3Addr[1])
|
case(m3Addr[1])
|
1'b0: m4Data <= {48'd0,rd_data[15:0]};
|
1'b0: m4Data <= {48'd0,rd_data[15:0]};
|
1'b1: m4Data <= {48'd0,rd_data[31:16]};
|
1'b1: m4Data <= {48'd0,rd_data[31:16]};
|
endcase
|
endcase
|
end
|
end
|
`LB:
|
`LB:
|
begin
|
begin
|
rd_en <= 1'b0;
|
rd_en <= 1'b0;
|
case(m3Addr[1:0])
|
case(m3Addr[1:0])
|
2'd0: m4Data <= {{56{rd_data[7]}},rd_data[7:0]};
|
2'd0: m4Data <= {{56{rd_data[7]}},rd_data[7:0]};
|
2'd1: m4Data <= {{56{rd_data[15]}},rd_data[15:8]};
|
2'd1: m4Data <= {{56{rd_data[15]}},rd_data[15:8]};
|
2'd2: m4Data <= {{56{rd_data[23]}},rd_data[23:16]};
|
2'd2: m4Data <= {{56{rd_data[23]}},rd_data[23:16]};
|
2'd3: m4Data <= {{56{rd_data[31]}},rd_data[31:24]};
|
2'd3: m4Data <= {{56{rd_data[31]}},rd_data[31:24]};
|
endcase
|
endcase
|
end
|
end
|
`LBU:
|
`LBU:
|
begin
|
begin
|
case(m3Addr[1:0])
|
case(m3Addr[1:0])
|
2'd0: m4Data <= {{56{rd_data[7]}},rd_data[7:0]};
|
2'd0: m4Data <= {{56{rd_data[7]}},rd_data[7:0]};
|
2'd1: m4Data <= {{56{rd_data[15]}},rd_data[15:8]};
|
2'd1: m4Data <= {{56{rd_data[15]}},rd_data[15:8]};
|
2'd2: m4Data <= {{56{rd_data[23]}},rd_data[23:16]};
|
2'd2: m4Data <= {{56{rd_data[23]}},rd_data[23:16]};
|
2'd3: m4Data <= {{56{rd_data[31]}},rd_data[31:24]};
|
2'd3: m4Data <= {{56{rd_data[31]}},rd_data[31:24]};
|
endcase
|
endcase
|
rd_en <= 1'b0;
|
rd_en <= 1'b0;
|
end
|
end
|
`SW,`SWC:
|
`SW,`SWC:
|
begin
|
if (m3DRAMBus) begin
|
cmd_en <= 1'b1;
|
cmd_en <= 1'b1;
|
cmd_instr <= 3'b000; // WRITE
|
cmd_instr <= 3'b000; // WRITE
|
cmd_bl <= 6'd2; // 2-words
|
cmd_bl <= 6'd2; // 2-words
|
cmd_byte_addr <= {m3Addr[29:3],3'b000};
|
cmd_byte_addr <= {m3Addr[29:3],3'b000};
|
end
|
end
|
|
else begin
|
|
stb_o <= 1'b1;
|
|
we_o <= 1'b1;
|
|
sel_o <= 4'hF;
|
|
adr_o <= {m3Addr[63:2]+60'd1,2'b00};
|
|
dat_o <= m3Data[63:32];
|
|
end
|
default: ;
|
default: ;
|
endcase
|
endcase
|
end
|
end
|
end
|
end
|
|
|
//---------------------------------------------------------
|
//---------------------------------------------------------
|
// MEMORY:
|
// MEMORY:
|
//---------------------------------------------------------
|
//---------------------------------------------------------
|
if (advanceM2) begin
|
if (advanceM2) begin
|
m3Opcode <= m2Opcode;
|
m3Opcode <= m2Opcode;
|
m3Func <= m2Func;
|
m3Func <= m2Func;
|
m3Addr <= m2Addr;
|
m3Addr <= m2Addr;
|
m3Data <= m2Data;
|
m3Data <= m2Data;
|
m3irqf <= m2irqf;
|
m3irqf <= m2irqf;
|
m3AXC <= m2AXC;
|
m3AXC <= m2AXC;
|
m3extype <= m2extype;
|
m3extype <= m2extype;
|
m3Rt <= m2Rt;
|
m3Rt <= m2Rt;
|
m3pc <= m2pc;
|
m3pc <= m2pc;
|
m3clkoff <= m2clkoff;
|
m3clkoff <= m2clkoff;
|
m3Fip <= m2Fip;
|
m3Fip <= m2Fip;
|
|
|
m2Rt <= 9'd0;
|
m2Rt <= 9'd0;
|
m2Opcode <= `NOPI;
|
m2Opcode <= `NOPI;
|
m2Func <= 7'd0;
|
m2Func <= 7'd0;
|
m2Addr <= 64'd0;
|
m2Addr <= 64'd0;
|
m2Data <= 64'd0;
|
m2Data <= 64'd0;
|
m2clkoff <= 1'b0;
|
m2clkoff <= 1'b0;
|
m2pc <= 64'd0;
|
m2pc <= 64'd0;
|
m2extype <= `EX_NON;
|
m2extype <= `EX_NON;
|
if (m2extype==`EX_NON) begin
|
if (m2extype==`EX_NON) begin
|
case(m2Opcode)
|
case(m2Opcode)
|
`INW:
|
`INW:
|
begin
|
begin
|
stb_o <= 1'b1;
|
stb_o <= 1'b1;
|
sel_o <= 4'hF;
|
sel_o <= 4'hF;
|
adr_o <= {m2Addr[63:3],3'b100};
|
adr_o <= {m2Addr[63:3],3'b100};
|
end
|
end
|
`OUTW:
|
`OUTW:
|
begin
|
begin
|
stb_o <= 1'b1;
|
stb_o <= 1'b1;
|
we_o <= 1'b1;
|
we_o <= 1'b1;
|
sel_o <= 4'hF;
|
sel_o <= 4'hF;
|
adr_o <= {m2Addr[63:3],3'b100};
|
adr_o <= {m2Addr[63:3],3'b100};
|
dat_o <= m2Data[63:32];
|
dat_o <= m2Data[63:32];
|
end
|
end
|
// Load fifo with upper half of word
|
// Load fifo with upper half of word
|
`SW,`SWC:
|
`SW,`SWC:
|
begin
|
if (m2DRAMBus) begin
|
wr_en <= 1'b1;
|
wr_en <= 1'b1;
|
wr_data <= m2Data[63:32];
|
wr_data <= m2Data[63:32];
|
wr_mask <= 4'h0;
|
wr_mask <= 4'h0;
|
wr_addr <= {m2Addr[63:3],3'b100};
|
wr_addr <= {m2Addr[63:3],3'b100};
|
end
|
end
|
|
else begin
|
|
stb_o <= 1'b0;
|
|
we_o <= 1'b0;
|
|
sel_o <= 4'h0;
|
|
end
|
`SH,`SC,`SB:
|
`SH,`SC,`SB:
|
begin
|
if (m2DRAMBus) begin
|
cmd_en <= 1'b1;
|
cmd_en <= 1'b1;
|
cmd_instr <= 3'b000; // WRITE
|
cmd_instr <= 3'b000; // WRITE
|
cmd_bl <= 6'd1; // 1-word
|
cmd_bl <= 6'd1; // 1-word
|
cmd_byte_addr <= {m2Addr[29:2],2'b00};
|
cmd_byte_addr <= {m2Addr[29:2],2'b00};
|
end
|
end
|
|
else begin
|
|
cyc_o <= 1'b0;
|
|
stb_o <= 1'b0;
|
|
we_o <= 1'b0;
|
|
sel_o <= 4'h0;
|
|
m3Opcode <= `NOPI;
|
|
end
|
// Initiate read operation
|
// Initiate read operation
|
`LW,`LWR,`LH,`LC,`LB,`LHU,`LBU,`LCU:
|
`LW,`LWR:
|
begin
|
if (m2DRAMBus) begin
|
rd_en <= 1'b1;
|
rd_en <= 1'b1;
|
end
|
end
|
|
else begin
|
|
stb_o <= 1'b0;
|
|
sel_o <= 4'h0;
|
|
m3Data <= dat_i;
|
|
end
|
|
`LH:
|
|
if (m2DRAMBus) begin
|
|
rd_en <= 1'b1;
|
|
end
|
|
else begin
|
|
cyc_o <= 1'b0;
|
|
stb_o <= 1'b0;
|
|
sel_o <= 4'h0;
|
|
case(m2Addr[1:0])
|
|
2'd0: m3Data <= {{32{dat_i[31]}},dat_i};
|
|
2'd1: m3Data <= {{40{dat_i[31]}},dat_i[31:8]};
|
|
2'd2: m3Data <= {{48{dat_i[31]}},dat_i[31:16]};
|
|
2'd3: m3Data <= {{56{dat_i[31]}},dat_i[31:24]};
|
|
endcase
|
|
end
|
|
`LHU:
|
|
if (m2DRAMBus) begin
|
|
rd_en <= 1'b1;
|
|
end
|
|
else begin
|
|
m3Opcode <= `NOPI;
|
|
cyc_o <= 1'b0;
|
|
stb_o <= 1'b0;
|
|
sel_o <= 4'h0;
|
|
case(m2Addr[1:0])
|
|
2'd0: m3Data <= dat_i;
|
|
2'd1: m3Data <= dat_i[31: 8];
|
|
2'd2: m3Data <= dat_i[31:16];
|
|
2'd3: m3Data <= dat_i[31:24];
|
|
endcase
|
|
end
|
|
|
|
`LC:
|
|
if (m2DRAMBus) begin
|
|
rd_en <= 1'b1;
|
|
end
|
|
else begin
|
|
m3Opcode <= `NOPI;
|
|
cyc_o <= 1'b0;
|
|
stb_o <= 1'b0;
|
|
sel_o <= 4'h0;
|
|
case(m2Addr[1:0])
|
|
2'd0: m3Data <= {{48{dat_i[15]}},dat_i[15:0]};
|
|
2'd1: m3Data <= {{48{dat_i[23]}},dat_i[23:8]};
|
|
2'd2: m3Data <= {{48{dat_i[31]}},dat_i[31:16]};
|
|
2'd3: m3Data <= {{56{dat_i[31]}},dat_i[31:24]};
|
|
endcase
|
|
end
|
|
|
|
`LCU:
|
|
if (m2DRAMBus) begin
|
|
rd_en <= 1'b1;
|
|
end
|
|
else begin
|
|
m3Opcode <= `NOPI;
|
|
cyc_o <= 1'b0;
|
|
stb_o <= 1'b0;
|
|
sel_o <= 4'h0;
|
|
case(m2Addr[1:0])
|
|
2'd0: m3Data <= dat_i[15:0];
|
|
2'd1: m3Data <= dat_i[23:8];
|
|
2'd2: m3Data <= dat_i[31:16];
|
|
2'd3: m3Data <= dat_i[31:24];
|
|
endcase
|
|
end
|
|
`LB:
|
|
if (m2DRAMBus) begin
|
|
rd_en <= 1'b1;
|
|
end
|
|
else begin
|
|
m3Opcode <= `NOPI;
|
|
cyc_o <= 1'b0;
|
|
stb_o <= 1'b0;
|
|
sel_o <= 4'h0;
|
|
case(m2Addr[1:0])
|
|
2'd0: m3Data <= {{56{dat_i[ 7]}},dat_i[ 7: 0]};
|
|
2'd1: m3Data <= {{56{dat_i[15]}},dat_i[15: 8]};
|
|
2'd2: m3Data <= {{56{dat_i[23]}},dat_i[23:16]};
|
|
2'd3: m3Data <= {{56{dat_i[31]}},dat_i[31:24]};
|
|
endcase
|
|
end
|
|
`LBU:
|
|
if (m2DRAMBus) begin
|
|
rd_en <= 1'b1;
|
|
end
|
|
else begin
|
|
m3Opcode <= `NOPI;
|
|
cyc_o <= 1'b0;
|
|
stb_o <= 1'b0;
|
|
sel_o <= 4'h0;
|
|
case(m2Addr[1:0])
|
|
2'd0: m3Data <= dat_i[ 7: 0];
|
|
2'd1: m3Data <= dat_i[15: 8];
|
|
2'd2: m3Data <= dat_i[23:16];
|
|
2'd3: m3Data <= dat_i[31:24];
|
|
endcase
|
|
end
|
default: ;
|
default: ;
|
endcase
|
endcase
|
end
|
end
|
end
|
end
|
|
|
wrhit <= 1'b0;
|
wrhit <= 1'b0;
|
//---------------------------------------------------------
|
//---------------------------------------------------------
|
// MEMORY:
|
// MEMORY:
|
// On a data cache hit for a load, the load is essentially
|
// On a data cache hit for a load, the load is essentially
|
// finished in this stage. We switch the opcode to 'LDONE'
|
// finished in this stage. We switch the opcode to 'LDONE'
|
// to cause the pipeline to advance as if a NOPs were
|
// to cause the pipeline to advance as if a NOPs were
|
// present.
|
// present.
|
//---------------------------------------------------------
|
//---------------------------------------------------------
|
if (advanceM1) begin
|
if (advanceM1) begin
|
m2Opcode <= m1Opcode;
|
m2Opcode <= m1Opcode;
|
m2Func <= m1Func;
|
m2Func <= m1Func;
|
m2Addr <= pea;
|
m2Addr <= pea;
|
m2Data <= m1Data;
|
m2Data <= m1Data;
|
m2irqf <= m1irqf;
|
m2irqf <= m1irqf;
|
m2AXC <= m1AXC;
|
m2AXC <= m1AXC;
|
m2extype <= m1extype;
|
m2extype <= m1extype;
|
m2Rt <= m1Rt;
|
m2Rt <= m1Rt;
|
m2pc <= m1pc;
|
m2pc <= m1pc;
|
m2clkoff <= m1clkoff;
|
m2clkoff <= m1clkoff;
|
m2Fip <= m1Fip;
|
m2Fip <= m1Fip;
|
|
|
m1Rt <= 9'd0;
|
m1Rt <= 9'd0;
|
m1Opcode <= `NOPI;
|
m1Opcode <= `NOPI;
|
m1Func <= 7'd0;
|
m1Func <= 7'd0;
|
m1Data <= 64'd0;
|
m1Data <= 64'd0;
|
m1clkoff <= 1'b0;
|
m1clkoff <= 1'b0;
|
m1pc <= 64'd0;
|
m1pc <= 64'd0;
|
m1IsCacheElement <= 1'b0;
|
m1IsCacheElement <= 1'b0;
|
m1extype <= `EX_NON;
|
m1extype <= `EX_NON;
|
|
|
if (m1extype == `EX_NON) begin
|
if (m1extype == `EX_NON) begin
|
case(m1Opcode)
|
case(m1Opcode)
|
`MISC:
|
`MISC:
|
case(m1Func)
|
case(m1Func)
|
`TLBP: Index[31] <= ~|DMatch;
|
`TLBP: Index[31] <= ~|DMatch;
|
`TLBR:
|
`TLBR:
|
begin
|
begin
|
TLBPageMask <= tTLBPageMask[i];
|
TLBPageMask <= tTLBPageMask[i];
|
TLBVirtPage <= tTLBVirtPage[i];
|
TLBVirtPage <= tTLBVirtPage[i];
|
TLBPhysPage0 <= tTLBPhysPage0[i];
|
TLBPhysPage0 <= tTLBPhysPage0[i];
|
TLBPhysPage1 <= tTLBPhysPage1[i];
|
TLBPhysPage1 <= tTLBPhysPage1[i];
|
TLBASID <= tTLBASID[i];
|
TLBASID <= tTLBASID[i];
|
TLBG <= tTLBG[i];
|
TLBG <= tTLBG[i];
|
TLBD <= tTLBD[i];
|
TLBD <= tTLBD[i];
|
TLBValid <= tTLBValid[i];
|
TLBValid <= tTLBValid[i];
|
end
|
end
|
`TLBWI,`TLBWR:
|
`TLBWI,`TLBWR:
|
begin
|
begin
|
tTLBValid[i] <= 1'b1;
|
tTLBValid[i] <= 1'b1;
|
tTLBVirtPage[i] <= TLBVirtPage;
|
tTLBVirtPage[i] <= TLBVirtPage;
|
tTLBPhysPage0[i] <= TLBPhysPage0;
|
tTLBPhysPage0[i] <= TLBPhysPage0;
|
tTLBPhysPage1[i] <= TLBPhysPage1;
|
tTLBPhysPage1[i] <= TLBPhysPage1;
|
tTLBPageMask[i] <= TLBPageMask;
|
tTLBPageMask[i] <= TLBPageMask;
|
tTLBASID[i] <= TLBASID;
|
tTLBASID[i] <= TLBASID;
|
tTLBD[i] <= TLBD;
|
tTLBD[i] <= TLBD;
|
tTLBG[i] <= TLBG;
|
tTLBG[i] <= TLBG;
|
tTLBValid[i] <= TLBValid;
|
tTLBValid[i] <= TLBValid;
|
end
|
end
|
endcase
|
endcase
|
`INW:
|
`INW:
|
begin
|
begin
|
stb_o <= 1'b0;
|
stb_o <= 1'b0;
|
m2Data <= {32'd0,dat_i};
|
m2Data <= {32'd0,dat_i};
|
end
|
end
|
`INH:
|
`INH:
|
begin
|
begin
|
cyc_o <= 1'b0;
|
cyc_o <= 1'b0;
|
stb_o <= 1'b0;
|
stb_o <= 1'b0;
|
sel_o <= 4'd0;
|
sel_o <= 4'd0;
|
m2Data <= {{32{dat_i[31]}},dat_i[31: 0]};
|
m2Data <= {{32{dat_i[31]}},dat_i[31: 0]};
|
end
|
end
|
`INCH:
|
`INCH:
|
begin
|
begin
|
cyc_o <= 1'b0;
|
cyc_o <= 1'b0;
|
stb_o <= 1'b0;
|
stb_o <= 1'b0;
|
sel_o <= 4'd0;
|
sel_o <= 4'd0;
|
case(sel_o)
|
case(sel_o)
|
4'b0011: m2Data <= {{48{dat_i[15]}},dat_i[15: 0]};
|
4'b0011: m2Data <= {{48{dat_i[15]}},dat_i[15: 0]};
|
4'b1100: m2Data <= {{48{dat_i[31]}},dat_i[31:16]};
|
4'b1100: m2Data <= {{48{dat_i[31]}},dat_i[31:16]};
|
default: m2Data <= 64'hDEADDEADDEADDEAD;
|
default: m2Data <= 64'hDEADDEADDEADDEAD;
|
endcase
|
endcase
|
end
|
end
|
`INB:
|
`INB:
|
begin
|
begin
|
cyc_o <= 1'b0;
|
cyc_o <= 1'b0;
|
stb_o <= 1'b0;
|
stb_o <= 1'b0;
|
sel_o <= 4'd0;
|
sel_o <= 4'd0;
|
case(sel_o)
|
case(sel_o)
|
4'b0001: m2Data <= {{56{dat_i[ 7]}},dat_i[ 7: 0]};
|
4'b0001: m2Data <= {{56{dat_i[ 7]}},dat_i[ 7: 0]};
|
4'b0010: m2Data <= {{56{dat_i[15]}},dat_i[15: 8]};
|
4'b0010: m2Data <= {{56{dat_i[15]}},dat_i[15: 8]};
|
4'b0100: m2Data <= {{56{dat_i[23]}},dat_i[23:16]};
|
4'b0100: m2Data <= {{56{dat_i[23]}},dat_i[23:16]};
|
4'b1000: m2Data <= {{56{dat_i[31]}},dat_i[31:24]};
|
4'b1000: m2Data <= {{56{dat_i[31]}},dat_i[31:24]};
|
default: m2Data <= 64'hDEADDEADDEADDEAD;
|
default: m2Data <= 64'hDEADDEADDEADDEAD;
|
endcase
|
endcase
|
end
|
end
|
`OUTW:
|
`OUTW:
|
begin
|
begin
|
stb_o <= 1'b0;
|
stb_o <= 1'b0;
|
we_o <= 1'b0;
|
we_o <= 1'b0;
|
sel_o <= 4'd0;
|
sel_o <= 4'd0;
|
end
|
end
|
`OUTH,`OUTC,`OUTB:
|
`OUTH,`OUTC,`OUTB:
|
begin
|
begin
|
cyc_o <= 1'b0;
|
cyc_o <= 1'b0;
|
stb_o <= 1'b0;
|
stb_o <= 1'b0;
|
we_o <= 1'b0;
|
we_o <= 1'b0;
|
sel_o <= 4'd0;
|
sel_o <= 4'd0;
|
end
|
end
|
|
|
`LW:
|
`LW:
|
if (!m1IsCacheElement) begin
|
if (!m1IsCacheElement) begin
|
|
if (m1DRAMBus) begin
|
cmd_en <= 1'b1;
|
cmd_en <= 1'b1;
|
cmd_bl <= 6'd2; // 2-words (from 32-bit interface)
|
cmd_bl <= 6'd2; // 2-words (from 32-bit interface)
|
cmd_instr <= 3'b001; // READ
|
cmd_instr <= 3'b001; // READ
|
cmd_byte_addr <= {pea[63:3],3'b000};
|
cmd_byte_addr <= {pea[63:3],3'b000};
|
end
|
end
|
|
else begin
|
|
cyc_o <= 1'b1;
|
|
stb_o <= 1'b1;
|
|
adr_o <= pea;
|
|
sel_o <= fnSel1(pea);
|
|
end
|
|
end
|
else if (dhit) begin
|
else if (dhit) begin
|
m2Opcode <= `LDONE;
|
m2Opcode <= `LDONE;
|
m2Data <= cdat;
|
m2Data <= cdat;
|
end
|
end
|
|
|
`LWR:
|
`LWR:
|
if (!m1IsCacheElement) begin
|
if (!m1IsCacheElement) begin
|
|
if (m1DRAMBus) begin
|
cmd_en <= 1'b1;
|
cmd_en <= 1'b1;
|
cmd_bl <= 6'd2; // 2-words (from 32-bit interface)
|
cmd_bl <= 6'd2; // 2-words (from 32-bit interface)
|
cmd_instr <= 3'b001; // READ
|
cmd_instr <= 3'b001; // READ
|
cmd_byte_addr <= {pea[63:3],3'b000};
|
cmd_byte_addr <= {pea[63:3],3'b000};
|
|
end
|
|
else begin
|
|
cyc_o <= 1'b1;
|
|
stb_o <= 1'b1;
|
|
adr_o <= pea;
|
|
sel_o <= fnSel1(pea);
|
|
end
|
rsv_o <= 1'b1;
|
rsv_o <= 1'b1;
|
resv_address <= pea[63:5];
|
resv_address <= pea[63:5];
|
end
|
end
|
else if (dhit) begin
|
else if (dhit) begin
|
m2Opcode <= `LDONE;
|
m2Opcode <= `NOPI;
|
m2Data <= cdat;
|
m2Data <= cdat;
|
rsv_o <= 1'b1;
|
rsv_o <= 1'b1;
|
resv_address <= pea[63:5];
|
resv_address <= pea[63:5];
|
end
|
end
|
|
|
`LH:
|
`LH:
|
if (!m1IsCacheElement) begin
|
if (!m1IsCacheElement) begin
|
|
if (m1DRAMBus) begin
|
cmd_en <= 1'b1;
|
cmd_en <= 1'b1;
|
cmd_bl <= 6'd1; // 1-words (from 32-bit interface)
|
cmd_bl <= 6'd1; // 1-words (from 32-bit interface)
|
cmd_instr <= 3'b001; // READ
|
cmd_instr <= 3'b001; // READ
|
cmd_byte_addr <= {pea[63:2],2'b00};
|
cmd_byte_addr <= {pea[63:2],2'b00};
|
end
|
end
|
|
else begin
|
|
cyc_o <= 1'b1;
|
|
stb_o <= 1'b1;
|
|
adr_o <= pea;
|
|
sel_o <= fnSel1(pea);
|
|
end
|
|
end
|
else if (dhit) begin
|
else if (dhit) begin
|
m2Opcode <= `LDONE;
|
m2Opcode <= `NOPI;
|
if (pea[1])
|
if (pea[1])
|
m2Data <= {{32{cdat[31]}},cdat[31:0]};
|
m2Data <= {{32{cdat[31]}},cdat[31:0]};
|
else
|
else
|
m2Data <= {{32{cdat[63]}},cdat[63:32]};
|
m2Data <= {{32{cdat[63]}},cdat[63:32]};
|
end
|
end
|
|
|
`LHU:
|
`LHU:
|
if (!m1IsCacheElement) begin
|
if (!m1IsCacheElement) begin
|
|
if (m1DRAMBus) begin
|
cmd_en <= 1'b1;
|
cmd_en <= 1'b1;
|
cmd_bl <= 6'd1; // 1-words (from 32-bit interface)
|
cmd_bl <= 6'd1; // 1-words (from 32-bit interface)
|
cmd_instr <= 3'b001; // READ
|
cmd_instr <= 3'b001; // READ
|
cmd_byte_addr <= {pea[63:2],2'b00};
|
cmd_byte_addr <= {pea[63:2],2'b00};
|
end
|
end
|
|
else begin
|
|
cyc_o <= 1'b1;
|
|
stb_o <= 1'b1;
|
|
adr_o <= pea;
|
|
sel_o <= fnSel1(pea);
|
|
end
|
|
end
|
else if (dhit) begin
|
else if (dhit) begin
|
m2Opcode <= `LDONE;
|
m2Opcode <= `NOPI;
|
if (pea[1])
|
if (pea[1])
|
m2Data <= {32'd0,cdat};
|
m2Data <= {32'd0,cdat};
|
else
|
else
|
m2Data <= {32'd0,cdat[63:32]};
|
m2Data <= {32'd0,cdat[63:32]};
|
end
|
end
|
|
|
`LC:
|
`LC:
|
if (!m1IsCacheElement) begin
|
if (!m1IsCacheElement) begin
|
|
if (m1DRAMBus) begin
|
cmd_en <= 1'b1;
|
cmd_en <= 1'b1;
|
cmd_bl <= 6'd1; // 1-words (from 32-bit interface)
|
cmd_bl <= 6'd1; // 1-words (from 32-bit interface)
|
cmd_instr <= 3'b001; // READ
|
cmd_instr <= 3'b001; // READ
|
cmd_byte_addr <= {pea[63:2],2'b00};
|
cmd_byte_addr <= {pea[63:2],2'b00};
|
end
|
end
|
|
else begin
|
|
cyc_o <= 1'b1;
|
|
stb_o <= 1'b1;
|
|
adr_o <= pea;
|
|
sel_o <= fnSel2(pea);
|
|
end
|
|
end
|
else if (dhit) begin
|
else if (dhit) begin
|
m2Opcode <= `LDONE;
|
m2Opcode <= `NOPI;
|
case(pea[2:1])
|
case(pea[2:1])
|
2'd0: m2Data <= {{48{cdat[15]}},cdat[15:0]};
|
2'd0: m2Data <= {{48{cdat[15]}},cdat[15:0]};
|
2'd1: m2Data <= {{48{cdat[31]}},cdat[31:16]};
|
2'd1: m2Data <= {{48{cdat[31]}},cdat[31:16]};
|
2'd2: m2Data <= {{48{cdat[47]}},cdat[47:32]};
|
2'd2: m2Data <= {{48{cdat[47]}},cdat[47:32]};
|
2'd3: m2Data <= {{48{cdat[63]}},cdat[63:48]};
|
2'd3: m2Data <= {{48{cdat[63]}},cdat[63:48]};
|
endcase
|
endcase
|
end
|
end
|
|
|
`LCU:
|
`LCU:
|
if (!m1IsCacheElement) begin
|
if (!m1IsCacheElement) begin
|
|
if (m1DRAMBus) begin
|
cmd_en <= 1'b1;
|
cmd_en <= 1'b1;
|
cmd_bl <= 6'd1; // 1-words (from 32-bit interface)
|
cmd_bl <= 6'd1; // 1-words (from 32-bit interface)
|
cmd_instr <= 3'b001; // READ
|
cmd_instr <= 3'b001; // READ
|
cmd_byte_addr <= {pea[63:2],2'b00};
|
cmd_byte_addr <= {pea[63:2],2'b00};
|
end
|
end
|
|
else begin
|
|
cyc_o <= 1'b1;
|
|
stb_o <= 1'b1;
|
|
adr_o <= pea;
|
|
sel_o <= fnSel2(pea);
|
|
end
|
|
end
|
else if (dhit) begin
|
else if (dhit) begin
|
m2Opcode <= `LDONE;
|
m2Opcode <= `NOPI;
|
case(pea[2:1])
|
case(pea[2:1])
|
2'd0: m2Data <= {48'd0,cdat[15: 0]};
|
2'd0: m2Data <= {48'd0,cdat[15: 0]};
|
2'd1: m2Data <= {48'd0,cdat[31:16]};
|
2'd1: m2Data <= {48'd0,cdat[31:16]};
|
2'd2: m2Data <= {48'd0,cdat[47:32]};
|
2'd2: m2Data <= {48'd0,cdat[47:32]};
|
2'd3: m2Data <= {48'd0,cdat[63:48]};
|
2'd3: m2Data <= {48'd0,cdat[63:48]};
|
endcase
|
endcase
|
end
|
end
|
|
|
`LB:
|
`LB:
|
if (!m1IsCacheElement) begin
|
if (!m1IsCacheElement) begin
|
|
if (m1DRAMBus) begin
|
cmd_en <= 1'b1;
|
cmd_en <= 1'b1;
|
cmd_bl <= 6'd1; // 1-words (from 32-bit interface)
|
cmd_bl <= 6'd1; // 1-words (from 32-bit interface)
|
cmd_instr <= 3'b001; // READ
|
cmd_instr <= 3'b001; // READ
|
cmd_byte_addr <= {pea[63:2],2'b00};
|
cmd_byte_addr <= {pea[63:2],2'b00};
|
end
|
end
|
|
else begin
|
|
cyc_o <= 1'b1;
|
|
stb_o <= 1'b1;
|
|
adr_o <= pea;
|
|
sel_o <= fnSel4(pea);
|
|
end
|
|
end
|
else if (dhit) begin
|
else if (dhit) begin
|
m2Opcode <= `LDONE;
|
m2Opcode <= `NOPI;
|
case(pea[2:0])
|
case(pea[2:0])
|
3'b000: m2Data <= {{56{cdat[ 7]}},cdat[ 7: 0]};
|
3'b000: m2Data <= {{56{cdat[ 7]}},cdat[ 7: 0]};
|
3'b001: m2Data <= {{56{cdat[15]}},cdat[15: 8]};
|
3'b001: m2Data <= {{56{cdat[15]}},cdat[15: 8]};
|
3'b010: m2Data <= {{56{cdat[23]}},cdat[23:16]};
|
3'b010: m2Data <= {{56{cdat[23]}},cdat[23:16]};
|
3'b011: m2Data <= {{56{cdat[31]}},cdat[31:24]};
|
3'b011: m2Data <= {{56{cdat[31]}},cdat[31:24]};
|
3'b100: m2Data <= {{56{cdat[39]}},cdat[39:32]};
|
3'b100: m2Data <= {{56{cdat[39]}},cdat[39:32]};
|
3'b101: m2Data <= {{56{cdat[47]}},cdat[47:40]};
|
3'b101: m2Data <= {{56{cdat[47]}},cdat[47:40]};
|
3'b110: m2Data <= {{56{cdat[55]}},cdat[55:48]};
|
3'b110: m2Data <= {{56{cdat[55]}},cdat[55:48]};
|
3'b111: m2Data <= {{56{cdat[63]}},cdat[63:56]};
|
3'b111: m2Data <= {{56{cdat[63]}},cdat[63:56]};
|
endcase
|
endcase
|
end
|
end
|
|
|
`LBU:
|
`LBU:
|
if (!m1IsCacheElement) begin
|
if (!m1IsCacheElement) begin
|
|
if (m1DRAMBus) begin
|
cmd_en <= 1'b1;
|
cmd_en <= 1'b1;
|
cmd_bl <= 6'd1; // 1-words (from 32-bit interface)
|
cmd_bl <= 6'd1; // 1-words (from 32-bit interface)
|
cmd_instr <= 3'b001; // READ
|
cmd_instr <= 3'b001; // READ
|
cmd_byte_addr <= {pea[63:2],2'b00};
|
cmd_byte_addr <= {pea[63:2],2'b00};
|
end
|
end
|
|
else begin
|
|
cyc_o <= 1'b1;
|
|
stb_o <= 1'b1;
|
|
adr_o <= pea;
|
|
sel_o <= fnSel4(pea);
|
|
end
|
|
end
|
else if (dhit) begin
|
else if (dhit) begin
|
m2Opcode <= `LDONE;
|
m2Opcode <= `NOPI;
|
case(pea[2:0])
|
case(pea[2:0])
|
3'b000: m2Data <= {56'd0,cdat[ 7: 0]};
|
3'b000: m2Data <= {56'd0,cdat[ 7: 0]};
|
3'b001: m2Data <= {56'd0,cdat[15: 8]};
|
3'b001: m2Data <= {56'd0,cdat[15: 8]};
|
3'b010: m2Data <= {56'd0,cdat[23:16]};
|
3'b010: m2Data <= {56'd0,cdat[23:16]};
|
3'b011: m2Data <= {56'd0,cdat[31:23]};
|
3'b011: m2Data <= {56'd0,cdat[31:23]};
|
3'b100: m2Data <= {56'd0,cdat[39:32]};
|
3'b100: m2Data <= {56'd0,cdat[39:32]};
|
3'b101: m2Data <= {56'd0,cdat[47:40]};
|
3'b101: m2Data <= {56'd0,cdat[47:40]};
|
3'b110: m2Data <= {56'd0,cdat[55:48]};
|
3'b110: m2Data <= {56'd0,cdat[55:48]};
|
3'b111: m2Data <= {56'd0,cdat[63:56]};
|
3'b111: m2Data <= {56'd0,cdat[63:56]};
|
endcase
|
endcase
|
end
|
end
|
|
|
`SW,`SH:
|
`SW,`SH:
|
begin
|
begin
|
if (!m1UnmappedDataArea & !q[4]) begin
|
if (!m1UnmappedDataArea & !q[4]) begin
|
tTLBD[q] <= 1'b1;
|
tTLBD[q] <= 1'b1;
|
end
|
end
|
|
if (resv_address==pea[63:5])
|
|
resv_address <= 59'd0;
|
wrhit <= dhit;
|
wrhit <= dhit;
|
|
m2Addr <= {pea[63:1],2'b00};
|
|
if (m1DRAMBus) begin
|
wr_en <= 1'b1;
|
wr_en <= 1'b1;
|
wr_data <= m1b[31:0];
|
wr_data <= m1b[31:0];
|
wr_mask <= 4'h0;
|
wr_mask <= ~fnSel1(pea);
|
wr_addr <= {pea[63:3],3'b000};
|
wr_addr <= {pea[63:3],3'b000};
|
m2Addr <= {pea[63:3],3'b000};
|
|
if (resv_address==pea[63:5])
|
|
resv_address <= 59'd0;
|
|
end
|
end
|
|
else begin
|
|
cyc_o <= 1'b1;
|
|
stb_o <= 1'b1;
|
|
we_o <= 1'b1;
|
|
adr_o <= pea;
|
|
sel_o <= fnSel1(pea);
|
|
dat_o <= m1Data[31:0];
|
|
end
|
|
end
|
|
|
`SC:
|
`SC:
|
begin
|
begin
|
$display("Storing char to %h, ea=%h",pea,ea);
|
$display("Storing char to %h, ea=%h",pea,ea);
|
if (!m1UnmappedDataArea & !q[4]) begin
|
if (!m1UnmappedDataArea & !q[4]) begin
|
tTLBD[q] <= 1'b1;
|
tTLBD[q] <= 1'b1;
|
end
|
end
|
|
if (resv_address==pea[63:5])
|
|
resv_address <= 59'd0;
|
wrhit <= dhit;
|
wrhit <= dhit;
|
|
m2Addr <= {pea[63:1],1'b0};
|
|
if (m1DRAMBus) begin
|
wr_en <= 1'b1;
|
wr_en <= 1'b1;
|
wr_data <= {2{m1b[15:0]}};
|
wr_data <= {2{m1b[15:0]}};
|
wr_mask <= pea[1] ? 4'b0011 : 4'b1100;
|
wr_mask <= ~fnSel2(pea);
|
wr_addr <= {pea[63:2],2'b00};
|
wr_addr <= {pea[63:2],2'b00};
|
m2Addr <= {pea[63:2],2'b00};
|
|
if (resv_address==pea[63:5])
|
|
resv_address <= 59'd0;
|
|
end
|
end
|
|
else begin
|
|
cyc_o <= 1'b1;
|
|
stb_o <= 1'b1;
|
|
we_o <= 1'b1;
|
|
adr_o <= pea;
|
|
sel_o <= fnSel2(pea);
|
|
dat_o <= {2{m1Data[15:0]}};
|
|
end
|
|
end
|
|
|
`SB:
|
`SB:
|
begin
|
begin
|
if (!m1UnmappedDataArea & !q[4]) begin
|
if (!m1UnmappedDataArea & !q[4]) begin
|
tTLBD[q] <= 1'b1;
|
tTLBD[q] <= 1'b1;
|
end
|
end
|
|
if (resv_address==pea[63:5])
|
|
resv_address <= 59'd0;
|
wrhit <= dhit;
|
wrhit <= dhit;
|
|
m2Addr <= {pea[63:2],2'b00};
|
|
if (m1DRAMBus) begin
|
wr_en <= 1'b1;
|
wr_en <= 1'b1;
|
wr_data <= {4{m1b[7:0]}};
|
wr_data <= {4{m1b[7:0]}};
|
wr_addr <= {pea[63:2],2'b00};
|
wr_addr <= {pea[63:2],2'b00};
|
m2Addr <= {pea[63:2],2'b00};
|
wr_mask <= ~fnSel4(pea);
|
case(pea[1:0])
|
end
|
2'd0: wr_mask <= 4'b1110;
|
else begin
|
2'd1: wr_mask <= 4'b1101;
|
cyc_o <= 1'b1;
|
2'd2: wr_mask <= 4'b1011;
|
stb_o <= 1'b1;
|
2'd3: wr_mask <= 4'b0111;
|
we_o <= 1'b1;
|
endcase
|
adr_o <= pea;
|
if (resv_address==pea[63:5])
|
sel_o <= fnSel4(pea);
|
resv_address <= 59'd0;
|
dat_o <= {4{m1Data[7:0]}};
|
|
end
|
end
|
end
|
|
|
`SWC:
|
`SWC:
|
begin
|
begin
|
rsf <= 1'b0;
|
rsf <= 1'b0;
|
if (resv_address==pea[63:5]) begin
|
if (resv_address==pea[63:5]) begin
|
if (!m1UnmappedDataArea & !q[4]) begin
|
if (!m1UnmappedDataArea & !q[4]) begin
|
tTLBD[q] <= 1'b1;
|
tTLBD[q] <= 1'b1;
|
end
|
end
|
wrhit <= dhit;
|
wrhit <= dhit;
|
|
m2Addr <= {pea[63:3],3'b000};
|
|
resv_address <= 59'd0;
|
|
rsf <= 1'b1;
|
|
if (m1DRAMBus) begin
|
wr_en <= 1'b1;
|
wr_en <= 1'b1;
|
wr_data <= m1b[31:0];
|
wr_data <= m1b[31:0];
|
wr_mask <= 4'h0;
|
wr_mask <= 4'h0;
|
wr_addr <= {pea[63:3],3'b000};
|
wr_addr <= {pea[63:3],3'b000};
|
m2Addr <= {pea[63:3],3'b000};
|
end
|
resv_address <= 59'd0;
|
else begin
|
rsf <= 1'b1;
|
cyc_o <= 1'b1;
|
|
stb_o <= 1'b1;
|
|
we_o <= 1'b1;
|
|
adr_o <= pea;
|
|
sel_o <= fnSel1(pea);
|
|
dat_o <= m1Data[31:0];
|
|
end
|
end
|
end
|
else
|
else
|
m2Opcode <= `NOPI;
|
m2Opcode <= `NOPI;
|
end
|
end
|
endcase
|
endcase
|
end
|
end
|
end
|
end
|
|
|
//---------------------------------------------------------
|
//---------------------------------------------------------
|
// EXECUTE:
|
// EXECUTE:
|
// - perform datapath operation
|
// - perform datapath operation
|
// - Stores always initiate a bus cycle
|
// - Stores always initiate a bus cycle
|
// - Loads initiate a bus cycle only from non-cacheable
|
// - Loads initiate a bus cycle only from non-cacheable
|
// addresses
|
// addresses
|
//---------------------------------------------------------
|
//---------------------------------------------------------
|
if (advanceX) begin
|
if (advanceX) begin
|
m1irqf <= xirqf;
|
m1irqf <= xirqf;
|
m1Fip <= xFip;
|
m1Fip <= xFip;
|
m1extype <= xextype;
|
m1extype <= xextype;
|
m1Opcode <= xOpcode;
|
m1Opcode <= xOpcode;
|
m1Func <= xFunc;
|
m1Func <= xFunc;
|
m1Rt <= xRt;
|
m1Rt <= xRt;
|
m1Data <= xData;
|
m1Data <= xData;
|
m1IsCacheElement <= xisCacheElement;
|
m1IsCacheElement <= xisCacheElement;
|
m1UnmappedDataArea <= unmappedDataArea;
|
m1UnmappedDataArea <= unmappedDataArea;
|
m1AXC <= xAXC;
|
m1AXC <= xAXC;
|
if (xOpcode==`MOVZ && !aeqz) begin
|
if (xOpcode==`MOVZ && !aeqz) begin
|
m1Rt <= 9'd0;
|
m1Rt <= 9'd0;
|
m1Data <= 64'd0;
|
m1Data <= 64'd0;
|
end
|
end
|
if (xOpcode==`MOVNZ && aeqz) begin
|
if (xOpcode==`MOVNZ && aeqz) begin
|
m1Rt <= 9'd0;
|
m1Rt <= 9'd0;
|
m1Data <= 64'd0;
|
m1Data <= 64'd0;
|
end
|
end
|
m1pc <= xpc;
|
m1pc <= xpc;
|
xRt <= 9'd0;
|
xRt <= 9'd0;
|
a <= 64'd0;
|
a <= 64'd0;
|
b <= 64'd0;
|
b <= 64'd0;
|
imm <= 64'd0;
|
imm <= 64'd0;
|
xextype <= `EX_NON;
|
xextype <= `EX_NON;
|
if (xOpcode[6:4]!=`IMM) begin
|
if (xOpcode[6:4]!=`IMM) begin
|
xIR <= `NOP_INSN;
|
xIR <= `NOP_INSN;
|
end
|
end
|
// xpc <= 64'd0;
|
// xpc <= 64'd0;
|
case(xOpcode)
|
case(xOpcode)
|
`MISC:
|
`MISC:
|
case(xFunc)
|
case(xFunc)
|
|
`SEI: im <= 1'b1;
|
|
`CLI: im <= 1'b0;
|
`WAIT: m1clkoff <= 1'b1;
|
`WAIT: m1clkoff <= 1'b1;
|
`TLBP: ea <= TLBVirtPage;
|
`TLBP: ea <= TLBVirtPage;
|
`TLBR,`TLBWI:
|
`TLBR,`TLBWI:
|
begin
|
begin
|
i <= Index;
|
i <= Index;
|
end
|
end
|
`TLBWR:
|
`TLBWR:
|
begin
|
begin
|
i <= Random;
|
i <= Random;
|
end
|
end
|
default: ;
|
default: ;
|
endcase
|
endcase
|
`R:
|
`R:
|
case(xFunc)
|
case(xFunc)
|
`MTSPR:
|
`MTSPR:
|
case(xIR[12:7])
|
case(xIR[12:7])
|
`Wired: Wired <= xData[3:0];
|
`Wired: Wired <= a[3:0];
|
`ASID: ASID <= xData[7:0];
|
`ASID: ASID <= a[7:0];
|
`TLBIndex: Index <= xData[3:0];
|
`TLBIndex: Index <= a[3:0];
|
`TLBVirtPage: TLBVirtPage <= xData[63:13];
|
`TLBVirtPage: TLBVirtPage <= a[63:13];
|
`TLBPhysPage0: TLBPhysPage0 <= xData[63:13];
|
`TLBPhysPage0: TLBPhysPage0 <= a[63:13];
|
`TLBPhysPage1: TLBPhysPage1 <= xData[63:13];
|
`TLBPhysPage1: TLBPhysPage1 <= a[63:13];
|
`TLBPageMask: TLBPageMask <= xData[24:13];
|
`TLBPageMask: TLBPageMask <= a[24:13];
|
`TLBASID: begin
|
`TLBASID: begin
|
TLBASID <= xData[15:8];
|
TLBASID <= a[15:8];
|
TLBD <= xData[1];
|
TLBD <= a[1];
|
TLBValid <= xData[0];
|
TLBValid <= a[0];
|
TLBG <= xData[2];
|
TLBG <= a[2];
|
end
|
end
|
`PageTableAddr: PageTableAddr <= xData[63:13];
|
`PageTableAddr: PageTableAddr <= a[63:13];
|
`BadVAddr: BadVAddr[xAXC] <= xData[63:13];
|
`BadVAddr: BadVAddr[xAXC] <= a[63:13];
|
`EP0: EP[0] <= {xData[31:4],4'd0};
|
`EP0: begin
|
`EP1: EP[1] <= xData[31:0];
|
$display("Updating EP0=%h",{a[31:4],4'd0});
|
`EP2: EP[2] <= xData[31:0];
|
EP[0] <= {a[31:4],4'd0};
|
`EP3: EP[3] <= xData[31:0];
|
end
|
`EPC: EPC[xAXC] <= xData;
|
`EP1: EP[1] <= a[31:0];
|
`TBA: TBA <= xData;
|
`EP2: EP[2] <= a[31:0];
|
|
`EP3: EP[3] <= a[31:0];
|
|
`EPC: EPC[xAXC] <= a;
|
|
`TBA: TBA <= a;
|
default: ;
|
default: ;
|
endcase
|
endcase
|
`MTTBA: tba <= {xData[63:2],2'b00};
|
|
`OMG: mutex_gate[a[5:0]] <= 1'b1;
|
`OMG: mutex_gate[a[5:0]] <= 1'b1;
|
`CMG: mutex_gate[a[5:0]] <= 1'b0;
|
`CMG: mutex_gate[a[5:0]] <= 1'b0;
|
`OMGI: mutex_gate[xIR[12:7]] <= 1'b1;
|
`OMGI: mutex_gate[xIR[12:7]] <= 1'b1;
|
`CMGI: mutex_gate[xIR[12:7]] <= 1'b0;
|
`CMGI: mutex_gate[xIR[12:7]] <= 1'b0;
|
default: ;
|
default: ;
|
endcase
|
endcase
|
`CALL: m1Data <= fnIncPC(xpc);
|
`CALL: m1Data <= fnIncPC(xpc);
|
`INW:
|
`INW:
|
begin
|
begin
|
cyc_o <= 1'b1;
|
cyc_o <= 1'b1;
|
stb_o <= 1'b1;
|
stb_o <= 1'b1;
|
sel_o <= 4'hF;
|
sel_o <= 4'hF;
|
adr_o <= {xData[63:3],3'b000};
|
adr_o <= {xData[63:3],3'b000};
|
end
|
end
|
`INH:
|
`INH:
|
begin
|
begin
|
cyc_o <= 1'b1;
|
cyc_o <= 1'b1;
|
stb_o <= 1'b1;
|
stb_o <= 1'b1;
|
sel_o <= 4'b1111;
|
sel_o <= 4'b1111;
|
adr_o <= {xData[63:2],2'b00};
|
adr_o <= {xData[63:2],2'b00};
|
end
|
end
|
`INCH:
|
`INCH:
|
begin
|
begin
|
cyc_o <= 1'b1;
|
cyc_o <= 1'b1;
|
stb_o <= 1'b1;
|
stb_o <= 1'b1;
|
case(xData[1])
|
case(xData[1])
|
1'b0: sel_o <= 4'b0011;
|
1'b0: sel_o <= 4'b0011;
|
1'b1: sel_o <= 4'b1100;
|
1'b1: sel_o <= 4'b1100;
|
endcase
|
endcase
|
adr_o <= {xData[63:1],1'b0};
|
adr_o <= {xData[63:1],1'b0};
|
end
|
end
|
`INB:
|
`INB:
|
begin
|
begin
|
cyc_o <= 1'b1;
|
cyc_o <= 1'b1;
|
stb_o <= 1'b1;
|
stb_o <= 1'b1;
|
case(xData[1:0])
|
case(xData[1:0])
|
2'b00: sel_o <= 8'b0001;
|
2'b00: sel_o <= 8'b0001;
|
2'b01: sel_o <= 8'b0010;
|
2'b01: sel_o <= 8'b0010;
|
2'b10: sel_o <= 8'b0100;
|
2'b10: sel_o <= 8'b0100;
|
2'b11: sel_o <= 8'b1000;
|
2'b11: sel_o <= 8'b1000;
|
endcase
|
endcase
|
adr_o <= xData;
|
adr_o <= xData;
|
end
|
end
|
`OUTW:
|
`OUTW:
|
begin
|
begin
|
cyc_o <= 1'b1;
|
cyc_o <= 1'b1;
|
stb_o <= 1'b1;
|
stb_o <= 1'b1;
|
we_o <= 1'b1;
|
we_o <= 1'b1;
|
sel_o <= 4'hF;
|
sel_o <= 4'hF;
|
adr_o <= {xData[63:3],3'b000};
|
adr_o <= {xData[63:3],3'b000};
|
dat_o <= b[31:0];
|
dat_o <= b[31:0];
|
|
m1Data <= b;
|
end
|
end
|
`OUTH:
|
`OUTH:
|
begin
|
begin
|
cyc_o <= 1'b1;
|
cyc_o <= 1'b1;
|
stb_o <= 1'b1;
|
stb_o <= 1'b1;
|
we_o <= 1'b1;
|
we_o <= 1'b1;
|
sel_o <= 4'b1111;
|
sel_o <= 4'b1111;
|
adr_o <= {xData[63:2],2'b00};
|
adr_o <= {xData[63:2],2'b00};
|
dat_o <= b[31:0];
|
dat_o <= b[31:0];
|
end
|
end
|
`OUTC:
|
`OUTC:
|
begin
|
begin
|
cyc_o <= 1'b1;
|
cyc_o <= 1'b1;
|
stb_o <= 1'b1;
|
stb_o <= 1'b1;
|
we_o <= 1'b1;
|
we_o <= 1'b1;
|
case(xData[1])
|
case(xData[1])
|
1'b0: sel_o <= 4'b0011;
|
1'b0: sel_o <= 4'b0011;
|
1'b1: sel_o <= 4'b1100;
|
1'b1: sel_o <= 4'b1100;
|
endcase
|
endcase
|
adr_o <= {xData[63:1],1'b0};
|
adr_o <= {xData[63:1],1'b0};
|
dat_o <= {2{b[15:0]}};
|
dat_o <= {2{b[15:0]}};
|
end
|
end
|
`OUTB:
|
`OUTB:
|
begin
|
begin
|
cyc_o <= 1'b1;
|
cyc_o <= 1'b1;
|
stb_o <= 1'b1;
|
stb_o <= 1'b1;
|
we_o <= 1'b1;
|
we_o <= 1'b1;
|
case(xData[1:0])
|
case(xData[1:0])
|
2'b00: sel_o <= 4'b0001;
|
2'b00: sel_o <= 4'b0001;
|
2'b01: sel_o <= 4'b0010;
|
2'b01: sel_o <= 4'b0010;
|
2'b10: sel_o <= 4'b0100;
|
2'b10: sel_o <= 4'b0100;
|
2'b11: sel_o <= 4'b1000;
|
2'b11: sel_o <= 4'b1000;
|
endcase
|
endcase
|
adr_o <= xData;
|
adr_o <= xData;
|
dat_o <= {4{b[7:0]}};
|
dat_o <= {4{b[7:0]}};
|
end
|
end
|
`LB,`LBU,`LC,`LCU,`LH,`LHU,`LW,`LWR,`SW,`SH,`SC,`SB,`SWC:
|
`LB,`LBU,`LC,`LCU,`LH,`LHU,`LW,`LWR,`SW,`SH,`SC,`SB,`SWC:
|
begin
|
begin
|
m1b <= b;
|
m1Data <= b;
|
ea <= xData;
|
ea <= xData;
|
end
|
end
|
`MEMNDX:
|
`MEMNDX:
|
begin
|
begin
|
m1Opcode <= xFunc;
|
m1Opcode <= xFunc;
|
m1b <= c;
|
m1Data <= c;
|
ea <= xData;
|
ea <= xData;
|
end
|
end
|
`DIVSI,`DIVUI:
|
`DIVSI,`DIVUI:
|
if (b==64'd0) begin
|
if (b==64'd0) begin
|
xextype <= `EX_DBZ;
|
xextype <= `EX_DBZ;
|
end
|
end
|
default: ;
|
default: ;
|
endcase
|
endcase
|
// Update the branch history
|
// Update the branch history
|
if (isxBranch) begin
|
if (isxBranch) begin
|
gbl_branch_hist[xAXC] <= {gbl_branch_hist[xAXC],takb};
|
gbl_branch_hist[xAXC] <= {gbl_branch_hist[xAXC],takb};
|
branch_history_table[bht_wa] <= xbits_new;
|
branch_history_table[bht_wa] <= xbits_new;
|
end
|
end
|
end
|
end
|
|
|
//---------------------------------------------------------
|
//---------------------------------------------------------
|
// RFETCH:
|
// RFETCH:
|
// Register fetch stage
|
// Register fetch stage
|
//---------------------------------------------------------
|
//---------------------------------------------------------
|
if (advanceR) begin
|
if (advanceR) begin
|
xirqf <= dirqf[dAXC];
|
xirqf <= dirqf[dAXC];
|
xFip <= dFip[dAXC];
|
xFip <= dFip[dAXC];
|
xextype <= dextype;
|
xextype <= dextype;
|
xAXC <= dAXC;
|
xAXC <= dAXC;
|
xIR <= dIR;
|
xIR <= dIR;
|
xpc <= dpc;
|
xpc <= dpc;
|
xbranch_taken <= dbranch_taken;
|
xbranch_taken <= dbranch_taken;
|
dbranch_taken <= 1'b0;
|
dbranch_taken <= 1'b0;
|
dextype <= `EX_NON;
|
dextype <= `EX_NON;
|
if (dOpcode[6:4]!=`IMM) // IMM is "sticky"
|
if (dOpcode[6:4]!=`IMM) // IMM is "sticky"
|
dIR <= `NOP_INSN;
|
dIR <= `NOP_INSN;
|
dRa <= 9'd0;
|
dRa <= 9'd0;
|
dRb <= 9'd0;
|
dRb <= 9'd0;
|
|
|
// Result forward muxes
|
// Result forward muxes
|
casex(dRa)
|
casex(dRa)
|
9'bxxxx00000: a <= 64'd0;
|
9'bxxxx00000: a <= 64'd0;
|
xRt: a <= xData;
|
xRt: a <= xData;
|
m1Rt: a <= m1Data;
|
m1Rt: a <= m1Data;
|
m2Rt: a <= m2Data;
|
m2Rt: a <= m2Data;
|
m3Rt: a <= m3Data;
|
m3Rt: a <= m3Data;
|
m4Rt: a <= m4Data;
|
m4Rt: a <= m4Data;
|
wRt: a <= wData;
|
wRt: a <= wData;
|
tRt: a <= tData;
|
tRt: a <= tData;
|
default: a <= rfoa;
|
default: a <= rfoa;
|
endcase
|
endcase
|
casex(dRb)
|
casex(dRb)
|
9'bxxxx00000: b <= 64'd0;
|
9'bxxxx00000: b <= 64'd0;
|
xRt: b <= disRightShift ? -xData[5:0] : xData;
|
xRt: b <= disRightShift ? -xData[5:0] : xData;
|
m1Rt: b <= disRightShift ? -m1Data[5:0] : m1Data;
|
m1Rt: b <= disRightShift ? -m1Data[5:0] : m1Data;
|
m2Rt: b <= disRightShift ? -m2Data[5:0] : m2Data;
|
m2Rt: b <= disRightShift ? -m2Data[5:0] : m2Data;
|
m3Rt: b <= disRightShift ? -m3Data[5:0] : m3Data;
|
m3Rt: b <= disRightShift ? -m3Data[5:0] : m3Data;
|
m4Rt: b <= disRightShift ? -m4Data[5:0] : m4Data;
|
m4Rt: b <= disRightShift ? -m4Data[5:0] : m4Data;
|
wRt: b <= disRightShift ? -wData[5:0] : wData;
|
wRt: b <= disRightShift ? -wData[5:0] : wData;
|
tRt: b <= disRightShift ? -tData[5:0] : tData;
|
tRt: b <= disRightShift ? -tData[5:0] : tData;
|
default: b <= disRightShift ? -rfob[5:0] : rfob;
|
default: b <= disRightShift ? -rfob[5:0] : rfob;
|
endcase
|
endcase
|
if (dOpcode==`SHFTI)
|
if (dOpcode==`SHFTI)
|
case(dFunc)
|
case(dFunc)
|
`RORI: b <= {58'd0,~dIR[24:19]+6'd1};
|
`RORI: b <= {58'd0,~dIR[24:19]+6'd1};
|
default: b <= {58'd0,dIR[24:19]};
|
default: b <= {58'd0,dIR[24:19]};
|
endcase
|
endcase
|
casex(dRc)
|
casex(dRc)
|
9'bxxxx00000: c <= 64'd0;
|
9'bxxxx00000: c <= 64'd0;
|
xRt: c <= xData;
|
xRt: c <= xData;
|
m1Rt: c <= m1Data;
|
m1Rt: c <= m1Data;
|
m2Rt: c <= m2Data;
|
m2Rt: c <= m2Data;
|
m3Rt: c <= m3Data;
|
m3Rt: c <= m3Data;
|
m4Rt: c <= m4Data;
|
m4Rt: c <= m4Data;
|
wRt: c <= wData;
|
wRt: c <= wData;
|
tRt: c <= tData;
|
tRt: c <= tData;
|
default: c <= rfoc;
|
default: c <= rfoc;
|
endcase
|
endcase
|
|
|
// Set the target register
|
// Set the target register
|
casex(dOpcode)
|
casex(dOpcode)
|
`SETLO: xRt <= {dAXC,dIR[36:32]};
|
`SETLO: xRt <= {dAXC,dRa};
|
`SETHI: xRt <= {dAXC,dIR[36:32]};
|
`SETHI: xRt <= {dAXC,dRa};
|
`RR: xRt <= {dAXC,dIR[24:20]};
|
`RR: xRt <= {dAXC,dIR[24:20]};
|
`BTRI: xRt <= 9'd0;
|
`BTRI: xRt <= 9'd0;
|
`BTRR: xRt <= 9'd0;
|
`BTRR: xRt <= 9'd0;
|
`TRAPcc: xRt <= 9'd0;
|
`TRAPcc: xRt <= 9'd0;
|
`TRAPcci: xRt <= 9'd0;
|
`TRAPcci: xRt <= 9'd0;
|
`JMP: xRt <= 9'd00;
|
`JMP: xRt <= 9'd00;
|
`CALL: xRt <= {dAXC,5'd31};
|
`CALL: xRt <= {dAXC,5'd31};
|
`RET: xRt <= {dAXC,dIR[24:20]};
|
`RET: xRt <= {dAXC,dIR[24:20]};
|
`MEMNDX:
|
`MEMNDX:
|
case(dFunc)
|
case(dFunc)
|
`SW,`SH,`SC,`SB,`OUTW,`OUTH,`OUTC,`OUTB:
|
`SW,`SH,`SC,`SB,`OUTW,`OUTH,`OUTC,`OUTB:
|
xRt <= 9'd0;
|
xRt <= 9'd0;
|
default: xRt <= {dAXC,dIR[24:20]};
|
default: xRt <= {dAXC,dIR[24:20]};
|
endcase
|
endcase
|
`SW,`SH,`SC,`SB,`OUTW,`OUTH,`OUTC,`OUTB:
|
`SW,`SH,`SC,`SB,`OUTW,`OUTH,`OUTC,`OUTB:
|
xRt <= 9'd0;
|
xRt <= 9'd0;
|
`NOPI: xRt <= 9'd0;
|
`NOPI: xRt <= 9'd0;
|
`BEQI,`BNEI,`BLTI,`BLEI,`BGTI,`BGEI,`BLTUI,`BLEUI,`BGTUI,`BGEUI:
|
`BEQI,`BNEI,`BLTI,`BLEI,`BGTI,`BGEI,`BLTUI,`BLEUI,`BGTUI,`BGEUI:
|
xRt <= 9'd0;
|
xRt <= 9'd0;
|
default: xRt <= {dAXC,dIR[29:25]};
|
default: xRt <= {dAXC,dIR[29:25]};
|
endcase
|
endcase
|
if (dOpcode[6:4]==`IMM)
|
if (dOpcode[6:4]==`IMM)
|
xRt <= 9'd0;
|
xRt <= 9'd0;
|
|
|
// Set immediate value
|
// Set immediate value
|
if (xOpcode[6:4]==`IMM) begin
|
if (xOpcode[6:4]==`IMM) begin
|
imm <= {xIR[38:0],dIR[24:0]};
|
imm <= {xIR[38:0],dIR[24:0]};
|
end
|
end
|
else
|
else
|
casex(dOpcode)
|
casex(dOpcode)
|
`SETLO: imm <= {{32{dIR[31]}},dIR[31:0]};
|
`SETLO: imm <= {{32{dIR[31]}},dIR[31:0]};
|
`SETHI: imm <= {dIR[31:0],32'h00000000};
|
`SETHI: imm <= {dIR[31:0],32'h00000000};
|
`BTRI: imm <= {{44{dIR[19]}},dIR[19:0]};
|
`BTRI: imm <= {{44{dIR[19]}},dIR[19:0]};
|
`BEQI,`BNEI,`BLTI,`BLEI,`BGTI,`BGEI,`BLTUI,`BLEUI,`BGTUI,`BGEUI:
|
`BEQI,`BNEI,`BLTI,`BLEI,`BGTI,`BGEI,`BLTUI,`BLEUI,`BGTUI,`BGEUI:
|
imm <= {{46{dIR[17]}},dIR[17:0]};
|
imm <= {{46{dIR[17]}},dIR[17:0]};
|
`ANDI: imm <= {39'h7FFFFFFFFF,dIR[24:0]};
|
`ANDI: imm <= {39'h7FFFFFFFFF,dIR[24:0]};
|
`ORI: imm <= {39'h0000000000,dIR[24:0]};
|
`ORI: imm <= {39'h0000000000,dIR[24:0]};
|
`XORI: imm <= {39'h0000000000,dIR[24:0]};
|
`XORI: imm <= {39'h0000000000,dIR[24:0]};
|
`RET: imm <= {44'h00000000000,dIR[19:0]};
|
`RET: imm <= {44'h00000000000,dIR[19:0]};
|
`MEMNDX: imm <= {{51{dIR[19]}},dIR[19:7]};
|
`MEMNDX: imm <= {{51{dIR[19]}},dIR[19:7]};
|
default: imm <= {{39{dIR[24]}},dIR[24:0]};
|
default: imm <= {{39{dIR[24]}},dIR[24:0]};
|
endcase
|
endcase
|
case(dOpcode)
|
|
|
|
`MISC:
|
|
case(dFunc)
|
|
`SEI: im <= 1'b1;
|
|
`CLI: im <= 1'b0;
|
|
endcase
|
|
endcase
|
|
|
|
end
|
end
|
|
|
//---------------------------------------------------------
|
//---------------------------------------------------------
|
// IFETCH:
|
// IFETCH:
|
// - check for external hardware interrupt
|
// - check for external hardware interrupt
|
// - fetch instruction
|
// - fetch instruction
|
// - increment PC
|
// - increment PC
|
// - set special register defaults for some instructions
|
// - set special register defaults for some instructions
|
//---------------------------------------------------------
|
//---------------------------------------------------------
|
if (advanceI) begin
|
if (advanceI) begin
|
dextype <= `EX_NON;
|
dextype <= `EX_NON;
|
if (iOpcode[6:4]!=`IMM) begin
|
if (iOpcode[6:4]!=`IMM) begin
|
epcnt <= epcnt + 5'd1;
|
epcnt <= epcnt + 5'd1;
|
case(epcnt)
|
case(epcnt)
|
5'd0: AXC <= EP[0][ 3: 0];
|
5'd0: AXC <= EP[0][ 3: 0];
|
5'd1: AXC <= EP[0][ 7: 4];
|
5'd1: AXC <= EP[0][ 7: 4];
|
5'd2: AXC <= EP[0][11: 8];
|
5'd2: AXC <= EP[0][11: 8];
|
5'd3: AXC <= EP[0][15:12];
|
5'd3: AXC <= EP[0][15:12];
|
5'd4: AXC <= EP[0][19:16];
|
5'd4: AXC <= EP[0][19:16];
|
5'd5: AXC <= EP[0][23:20];
|
5'd5: AXC <= EP[0][23:20];
|
5'd6: AXC <= EP[0][27:24];
|
5'd6: AXC <= EP[0][27:24];
|
5'd7: AXC <= EP[0][31:28];
|
5'd7: AXC <= EP[0][31:28];
|
5'd8: AXC <= EP[1][ 3: 0];
|
5'd8: AXC <= EP[1][ 3: 0];
|
5'd9: AXC <= EP[1][ 7: 4];
|
5'd9: AXC <= EP[1][ 7: 4];
|
5'd10: AXC <= EP[1][11: 8];
|
5'd10: AXC <= EP[1][11: 8];
|
5'd11: AXC <= EP[1][15:12];
|
5'd11: AXC <= EP[1][15:12];
|
5'd12: AXC <= EP[1][19:16];
|
5'd12: AXC <= EP[1][19:16];
|
5'd13: AXC <= EP[1][23:20];
|
5'd13: AXC <= EP[1][23:20];
|
5'd14: AXC <= EP[1][27:24];
|
5'd14: AXC <= EP[1][27:24];
|
5'd15: AXC <= EP[1][31:28];
|
5'd15: AXC <= EP[1][31:28];
|
5'd16: AXC <= EP[2][ 3: 0];
|
5'd16: AXC <= EP[2][ 3: 0];
|
5'd17: AXC <= EP[2][ 7: 4];
|
5'd17: AXC <= EP[2][ 7: 4];
|
5'd18: AXC <= EP[2][11: 8];
|
5'd18: AXC <= EP[2][11: 8];
|
5'd19: AXC <= EP[2][15:12];
|
5'd19: AXC <= EP[2][15:12];
|
5'd20: AXC <= EP[2][19:16];
|
5'd20: AXC <= EP[2][19:16];
|
5'd21: AXC <= EP[2][23:20];
|
5'd21: AXC <= EP[2][23:20];
|
5'd22: AXC <= EP[2][27:24];
|
5'd22: AXC <= EP[2][27:24];
|
5'd23: AXC <= EP[2][31:28];
|
5'd23: AXC <= EP[2][31:28];
|
5'd24: AXC <= EP[3][ 3: 0];
|
5'd24: AXC <= EP[3][ 3: 0];
|
5'd25: AXC <= EP[3][ 7: 4];
|
5'd25: AXC <= EP[3][ 7: 4];
|
5'd26: AXC <= EP[3][11: 8];
|
5'd26: AXC <= EP[3][11: 8];
|
5'd27: AXC <= EP[3][15:12];
|
5'd27: AXC <= EP[3][15:12];
|
5'd28: AXC <= EP[3][19:16];
|
5'd28: AXC <= EP[3][19:16];
|
5'd29: AXC <= EP[3][23:20];
|
5'd29: AXC <= EP[3][23:20];
|
5'd30: AXC <= EP[3][27:24];
|
5'd30: AXC <= EP[3][27:24];
|
5'd31: AXC <= EP[3][31:28];
|
5'd31: AXC <= EP[3][31:28];
|
endcase
|
endcase
|
end
|
end
|
// AXC <= EP[epcnt[4:3]][{epcnt[2:0],2'b11}:{epcnt[2:0],2'b00}];
|
// AXC <= EP[epcnt[4:3]][{epcnt[2:0],2'b11}:{epcnt[2:0],2'b00}];
|
|
|
// Interrupt won't be recognized if the context is already processing another
|
// Interrupt won't be recognized if the context is already processing another
|
// exception
|
// exception
|
if (nmi_edge & !StatusHWI[AXC]) begin
|
if (nmi_edge & !StatusHWI[AXC]) begin
|
StatusHWI[AXC] <= 1'b1;
|
StatusHWI[AXC] <= 1'b1;
|
IPC[AXC] <= pc_axc;
|
IPC[AXC] <= pc_axc;
|
nmi_edge <= 1'b0;
|
nmi_edge <= 1'b0;
|
dirqf[AXC] <= 1'b1;
|
dirqf[AXC] <= 1'b1;
|
dIR <= `NOP_INSN;
|
dIR <= `NOP_INSN;
|
dextype <= `EX_NMI;
|
dextype <= `EX_NMI;
|
end
|
end
|
else if (irq_i & !im & !StatusHWI[AXC]) begin
|
else if (irq_i & !im & !StatusHWI[AXC]) begin
|
|
im <= 1'b1;
|
StatusHWI[AXC] <= 1'b1;
|
StatusHWI[AXC] <= 1'b1;
|
IPC[AXC] <= pc_axc;
|
IPC[AXC] <= pc_axc;
|
dirqf[AXC] <= 1'b1;
|
dirqf[AXC] <= 1'b1;
|
dIR <= `NOP_INSN;
|
dIR <= `NOP_INSN;
|
dextype <= `EX_IRQ;
|
dextype <= `EX_IRQ;
|
end
|
end
|
// Are we filling the pipeline with NOP's as a result of a previous
|
// Are we filling the pipeline with NOP's as a result of a previous
|
// hardware interrupt ? Only NOP out the pipeline for the context
|
// hardware interrupt ? Only NOP out the pipeline for the context
|
// servicing the interrupt.
|
// servicing the interrupt.
|
else if (dirqf[AXC]|dFip[AXC]) begin
|
else if (dirqf[AXC]|dFip[AXC]) begin
|
dIR <= `NOP_INSN;
|
dIR <= `NOP_INSN;
|
end
|
end
|
else if (ITLBMiss)
|
else if (ITLBMiss)
|
dIR <= `NOP_INSN;
|
dIR <= `NOP_INSN;
|
else begin
|
else begin
|
dIR <= insn;
|
dIR <= insn;
|
`include "insn_dump.v"
|
`include "insn_dump.v"
|
end
|
end
|
nopI <= 1'b0;
|
nopI <= 1'b0;
|
if (dOpcode[6:4]!=`IMM) begin
|
if (dOpcode[6:4]!=`IMM) begin
|
dpc <= pc_axc;
|
dpc <= pc_axc;
|
end
|
end
|
dAXC <= AXC;
|
dAXC <= AXC;
|
casex(iOpcode)
|
casex(iOpcode)
|
`SETLO: dRa <= {AXC,insn[36:32]};
|
`SETLO: dRa <= {AXC,insn[36:32]};
|
`SETHI: dRa <= {AXC,insn[36:32]};
|
`SETHI: dRa <= {AXC,insn[36:32]};
|
default: dRa <= {AXC,insn[34:30]};
|
default: dRa <= {AXC,insn[34:30]};
|
endcase
|
endcase
|
dRb <= {AXC,insn[29:25]};
|
dRb <= {AXC,insn[29:25]};
|
dRc <= {AXC,insn[24:20]};
|
dRc <= {AXC,insn[24:20]};
|
if (ITLBMiss) begin
|
if (ITLBMiss) begin
|
CauseCode[AXC] <= `EX_TLBI;
|
CauseCode[AXC] <= `EX_TLBI;
|
StatusEXL[AXC] <= 1'b1;
|
StatusEXL[AXC] <= 1'b1;
|
BadVAddr[AXC] <= pc_axc[63:13];
|
BadVAddr[AXC] <= pc_axc[63:13];
|
pc[AXC] <= `ITLB_MissHandler;
|
pc[AXC] <= `ITLB_MissHandler;
|
EPC[AXC] <= pc_axc;
|
EPC[AXC] <= pc_axc;
|
end
|
end
|
else begin
|
else begin
|
dbranch_taken <= 1'b0;
|
dbranch_taken <= 1'b0;
|
pc[AXC] <= fnIncPC(pc_axc);
|
pc[AXC] <= fnIncPC(pc_axc);
|
case(iOpcode)
|
case(iOpcode)
|
`MISC:
|
`MISC:
|
case(iFunc)
|
case(iFunc)
|
`FIP: dFip[AXC] <= 1'b1;
|
`FIP: dFip[AXC] <= 1'b1;
|
default: ;
|
default: ;
|
endcase
|
endcase
|
`JMP,`CALL:
|
`JMP,`CALL:
|
begin
|
begin
|
dbranch_taken <= 1'b1;
|
dbranch_taken <= 1'b1;
|
pc[AXC] <= jmp_tgt;
|
pc[AXC] <= jmp_tgt;
|
end
|
end
|
`BTRR:
|
`BTRR:
|
case(insn[4:0])
|
case(insn[4:0])
|
`BEQ,`BNE,`BLT,`BLE,`BGT,`BGE,`BLTU,`BLEU,`BGTU,`BGEU,`BAND,`BOR,`BNR:
|
`BEQ,`BNE,`BLT,`BLE,`BGT,`BGE,`BLTU,`BLEU,`BGTU,`BGEU,`BAND,`BOR,`BNR:
|
if (predict_taken) begin
|
if (predict_taken) begin
|
$display("Taking predicted branch: %h",{pc_axc[63:4] + {{42{insn[24]}},insn[24:7]},insn[6:5],2'b00});
|
$display("Taking predicted branch: %h",{pc_axc[63:4] + {{42{insn[24]}},insn[24:7]},insn[6:5],2'b00});
|
dbranch_taken <= 1'b1;
|
dbranch_taken <= 1'b1;
|
pc[AXC] <= {pc_axc[63:4] + {{42{insn[24]}},insn[24:7]},insn[6:5],2'b00};
|
pc[AXC] <= {pc_axc[63:4] + {{42{insn[24]}},insn[24:7]},insn[6:5],2'b00};
|
end
|
end
|
default: ;
|
default: ;
|
endcase
|
endcase
|
`BEQI,`BNEI,`BLTI,`BLEI,`BGTI,`BGEI,`BLTUI,`BLEUI,`BGTUI,`BGEUI:
|
`BEQI,`BNEI,`BLTI,`BLEI,`BGTI,`BGEI,`BLTUI,`BLEUI,`BGTUI,`BGEUI:
|
begin
|
begin
|
if (predict_taken) begin
|
if (predict_taken) begin
|
dbranch_taken <= 1'b1;
|
dbranch_taken <= 1'b1;
|
pc[AXC] <= {pc_axc[63:4] + {{50{insn[29]}},insn[29:20]},insn[19:18],2'b00};
|
pc[AXC] <= {pc_axc[63:4] + {{50{insn[29]}},insn[29:20]},insn[19:18],2'b00};
|
end
|
end
|
end
|
end
|
`TRAPcc: if (predict_taken) begin pc[AXC] <= {TBA[63:13],`GEN_TRAP_OFFSET}; dbranch_taken <= 1'b1; end
|
`TRAPcc: if (predict_taken) begin pc[AXC] <= {TBA[63:13],`GEN_TRAP_OFFSET}; dbranch_taken <= 1'b1; end
|
`TRAPcci: if (predict_taken) begin pc[AXC] <= {TBA[63:13],`GEN_TRAP_OFFSET}; dbranch_taken <= 1'b1; end
|
`TRAPcci: if (predict_taken) begin pc[AXC] <= {TBA[63:13],`GEN_TRAP_OFFSET}; dbranch_taken <= 1'b1; end
|
default: ;
|
default: ;
|
endcase
|
endcase
|
end
|
end
|
end
|
end
|
|
|
//`include "RPSTAGE.v"
|
//`include "RPSTAGE.v"
|
//---------------------------------------------------------
|
//---------------------------------------------------------
|
// EXECUTE - part two:
|
// EXECUTE - part two:
|
// - override the default program counter increment for
|
// - override the default program counter increment for
|
// control flow instructions
|
// control flow instructions
|
// - NOP out the instructions following a branch in the
|
// - NOP out the instructions following a branch in the
|
// pipeline
|
// pipeline
|
//---------------------------------------------------------
|
//---------------------------------------------------------
|
if (advanceX) begin
|
if (advanceX) begin
|
case(xOpcode)
|
case(xOpcode)
|
`MISC:
|
`MISC:
|
case(xFunc)
|
case(xFunc)
|
`IRET:
|
`IRET:
|
if (StatusHWI[xAXC]) begin
|
if (StatusHWI[xAXC]) begin
|
pc[xAXC] <= IPC[xAXC];
|
pc[xAXC] <= IPC[xAXC];
|
if (xAXC==AXC) begin
|
if (xAXC==AXC) begin
|
dpc <= EPC[xAXC];
|
dpc <= EPC[xAXC];
|
dIR <= `NOP_INSN;
|
dIR <= `NOP_INSN;
|
end
|
end
|
if (xAXC==dAXC) begin
|
if (xAXC==dAXC) begin
|
xpc <= EPC[xAXC];
|
xpc <= EPC[xAXC];
|
xIR <= `NOP_INSN;
|
xIR <= `NOP_INSN;
|
xRt <= 9'd0;
|
xRt <= 9'd0;
|
end
|
end
|
StatusHWI[xAXC] <= 1'b0;
|
StatusHWI[xAXC] <= 1'b0;
|
end
|
end
|
`ERET: begin
|
`ERET: begin
|
if (StatusEXL[xAXC]) begin
|
if (StatusEXL[xAXC]) begin
|
pc[xAXC] <= EPC[xAXC];
|
pc[xAXC] <= EPC[xAXC];
|
if (xAXC==AXC) begin
|
if (xAXC==AXC) begin
|
dpc <= EPC[xAXC];
|
dpc <= EPC[xAXC];
|
dIR <= `NOP_INSN;
|
dIR <= `NOP_INSN;
|
end
|
end
|
if (xAXC==dAXC) begin
|
if (xAXC==dAXC) begin
|
xpc <= EPC[xAXC];
|
xpc <= EPC[xAXC];
|
xIR <= `NOP_INSN;
|
xIR <= `NOP_INSN;
|
xRt <= 9'd0;
|
xRt <= 9'd0;
|
end
|
end
|
end
|
end
|
StatusEXL[xAXC] <= 1'b0;
|
StatusEXL[xAXC] <= 1'b0;
|
end
|
end
|
default: ;
|
default: ;
|
endcase
|
endcase
|
`BTRR:
|
`BTRR:
|
case(xIR[4:0])
|
case(xIR[4:0])
|
// BEQ r1,r2,label
|
// BEQ r1,r2,label
|
`BEQ,`BNE,`BLT,`BLE,`BGT,`BGE,`BLTU,`BLEU,`BGTU,`BGEU,`BAND,`BOR,`BNR:
|
`BEQ,`BNE,`BLT,`BLE,`BGT,`BGE,`BLTU,`BLEU,`BGTU,`BGEU,`BAND,`BOR,`BNR:
|
if (takb & !xbranch_taken) begin
|
if (takb & !xbranch_taken) begin
|
$display("Taking branch %h",xpc[63:4] + {{42{xIR[24]}},xIR[24:7]});
|
$display("Taking branch %h",xpc[63:4] + {{42{xIR[24]}},xIR[24:7]});
|
pc[xAXC][63:4] <= xpc[63:4] + {{42{xIR[24]}},xIR[24:7]};
|
pc[xAXC][63:4] <= xpc[63:4] + {{42{xIR[24]}},xIR[24:7]};
|
pc[xAXC][3:2] <= xIR[6:5];
|
pc[xAXC][3:2] <= xIR[6:5];
|
if (xAXC==AXC) begin
|
if (xAXC==AXC) begin
|
dpc[63:4] <= xpc[63:4] + {{42{xIR[24]}},xIR[24:7]};
|
dpc[63:4] <= xpc[63:4] + {{42{xIR[24]}},xIR[24:7]};
|
dpc[3:2] <= xIR[6:5];
|
dpc[3:2] <= xIR[6:5];
|
dIR <= `NOP_INSN;
|
dIR <= `NOP_INSN;
|
end
|
end
|
if (xAXC==dAXC) begin
|
if (xAXC==dAXC) begin
|
xpc[63:4] <= xpc[63:4] + {{42{xIR[24]}},xIR[24:7]};
|
xpc[63:4] <= xpc[63:4] + {{42{xIR[24]}},xIR[24:7]};
|
xpc[3:2] <= xIR[6:5];
|
xpc[3:2] <= xIR[6:5];
|
xIR <= `NOP_INSN;
|
xIR <= `NOP_INSN;
|
xRt <= 9'd0;
|
xRt <= 9'd0;
|
end
|
end
|
end
|
end
|
else if (!takb & xbranch_taken) begin
|
else if (!takb & xbranch_taken) begin
|
$display("Fixing branch misprediction %h",fnIncPC(xpc));
|
$display("Fixing branch misprediction %h",fnIncPC(xpc));
|
pc[xAXC] <= fnIncPC(xpc);
|
pc[xAXC] <= fnIncPC(xpc);
|
if (xAXC==AXC) begin
|
if (xAXC==AXC) begin
|
dpc <= fnIncPC(xpc);
|
dpc <= fnIncPC(xpc);
|
dIR <= `NOP_INSN;
|
dIR <= `NOP_INSN;
|
end
|
end
|
if (xAXC==dAXC) begin
|
if (xAXC==dAXC) begin
|
xpc <= fnIncPC(xpc);
|
xpc <= fnIncPC(xpc);
|
xIR <= `NOP_INSN;
|
xIR <= `NOP_INSN;
|
xRt <= 9'd0;
|
xRt <= 9'd0;
|
end
|
end
|
end
|
end
|
// BEQ r1,r2,r10
|
// BEQ r1,r2,r10
|
`BEQR,`BNER,`BLTR,`BLER,`BGTR,`BGER,`BLTUR,`BLEUR,`BGTUR,`BGEUR://,`BANDR,`BORR,`BNRR:
|
`BEQR,`BNER,`BLTR,`BLER,`BGTR,`BGER,`BLTUR,`BLEUR,`BGTUR,`BGEUR://,`BANDR,`BORR,`BNRR:
|
if (takb) begin
|
if (takb) begin
|
pc[xAXC][63:2] <= c[63:2];
|
pc[xAXC][63:2] <= c[63:2];
|
pc[xAXC][1:0] <= 2'b00;
|
pc[xAXC][1:0] <= 2'b00;
|
if (xAXC==AXC) begin
|
if (xAXC==AXC) begin
|
dpc[63:2] <= c[63:2];
|
dpc[63:2] <= c[63:2];
|
dpc[1:0] <= 2'b00;
|
dpc[1:0] <= 2'b00;
|
dIR <= `NOP_INSN;
|
dIR <= `NOP_INSN;
|
end
|
end
|
if (dAXC==xAXC) begin
|
if (dAXC==xAXC) begin
|
xpc[63:2] <= c[63:2];
|
xpc[63:2] <= c[63:2];
|
xpc[1:0] <= 2'b00;
|
xpc[1:0] <= 2'b00;
|
xIR <= `NOP_INSN;
|
xIR <= `NOP_INSN;
|
xRt <= 9'd0;
|
xRt <= 9'd0;
|
end
|
end
|
end
|
end
|
default: ;
|
default: ;
|
endcase
|
endcase
|
// JMP and CALL change the program counter immediately in the IF stage.
|
// JMP and CALL change the program counter immediately in the IF stage.
|
// There's no work to do here. The pipeline does not need to be cleared.
|
// There's no work to do here. The pipeline does not need to be cleared.
|
`JMP: ;
|
`JMP: ;
|
`CALL: ;
|
`CALL: ;
|
`JAL: begin
|
`JAL: begin
|
pc[xAXC][63:2] <= a[63:2] + imm[63:2];
|
pc[xAXC][63:2] <= a[63:2] + imm[63:2];
|
if (AXC==xAXC) begin
|
if (AXC==xAXC) begin
|
dIR <= `NOP_INSN;
|
dIR <= `NOP_INSN;
|
dpc[63:2] <= a[63:2] + imm[63:2];
|
dpc[63:2] <= a[63:2] + imm[63:2];
|
end
|
end
|
if (dAXC==xAXC) begin
|
if (dAXC==xAXC) begin
|
xpc[63:2] <= a[63:2] + imm[63:2];
|
xpc[63:2] <= a[63:2] + imm[63:2];
|
xIR <= `NOP_INSN;
|
xIR <= `NOP_INSN;
|
xRt <= 9'd0;
|
xRt <= 9'd0;
|
end
|
end
|
end
|
end
|
`RET: begin
|
`RET: begin
|
pc[xAXC][63:2] <= b[63:2];
|
pc[xAXC][63:2] <= b[63:2];
|
$display("returning to: %h", {b,2'b00});
|
$display("returning to: %h", {b,2'b00});
|
if (AXC==xAXC) begin
|
if (AXC==xAXC) begin
|
dpc[63:2] <= b[63:2];
|
dpc[63:2] <= b[63:2];
|
dIR <= `NOP_INSN;
|
dIR <= `NOP_INSN;
|
end
|
end
|
if (xAXC==dAXC) begin
|
if (xAXC==dAXC) begin
|
xpc[63:2] <= b[63:2];
|
xpc[63:2] <= b[63:2];
|
xIR <= `NOP_INSN;
|
xIR <= `NOP_INSN;
|
xRt <= 9'd0;
|
xRt <= 9'd0;
|
end
|
end
|
end
|
end
|
// BEQ r1,#3,r10
|
// BEQ r1,#3,r10
|
`BTRI:
|
`BTRI:
|
if (takb) begin
|
if (takb) begin
|
pc[xAXC][63:2] <= b[63:2];
|
pc[xAXC][63:2] <= b[63:2];
|
pc[xAXC][1:0] <= 2'b00;
|
pc[xAXC][1:0] <= 2'b00;
|
if (xAXC==AXC) begin
|
if (xAXC==AXC) begin
|
dpc[63:2] <= b[63:2];
|
dpc[63:2] <= b[63:2];
|
dpc[1:0] <= 2'b00;
|
dpc[1:0] <= 2'b00;
|
dIR <= `NOP_INSN;
|
dIR <= `NOP_INSN;
|
end
|
end
|
if (dAXC==xAXC) begin
|
if (dAXC==xAXC) begin
|
xpc[63:2] <= b[63:2];
|
xpc[63:2] <= b[63:2];
|
xpc[1:0] <= 2'b00;
|
xpc[1:0] <= 2'b00;
|
xIR <= `NOP_INSN;
|
xIR <= `NOP_INSN;
|
xRt <= 9'd0;
|
xRt <= 9'd0;
|
end
|
end
|
end
|
end
|
// BEQI r1,#3,label
|
// BEQI r1,#3,label
|
`BEQI,`BNEI,`BLTI,`BLEI,`BGTI,`BGEI,`BLTUI,`BLEUI,`BGTUI,`BGEUI:
|
`BEQI,`BNEI,`BLTI,`BLEI,`BGTI,`BGEI,`BLTUI,`BLEUI,`BGTUI,`BGEUI:
|
if (takb) begin
|
if (takb) begin
|
if (!xbranch_taken) begin
|
if (!xbranch_taken) begin
|
pc[xAXC][63:4] <= xpc[63:4] + {{50{xIR[29]}},xIR[29:20]};
|
pc[xAXC][63:4] <= xpc[63:4] + {{50{xIR[29]}},xIR[29:20]};
|
pc[xAXC][3:2] <= xIR[19:18];
|
pc[xAXC][3:2] <= xIR[19:18];
|
if (AXC==xAXC) begin
|
if (AXC==xAXC) begin
|
dpc[63:4] <= xpc[63:4] + {{50{xIR[29]}},xIR[29:20]};
|
dpc[63:4] <= xpc[63:4] + {{50{xIR[29]}},xIR[29:20]};
|
dpc[3:2] <= xIR[19:18];
|
dpc[3:2] <= xIR[19:18];
|
dIR <= `NOP_INSN;
|
dIR <= `NOP_INSN;
|
end
|
end
|
if (dAXC==xAXC) begin
|
if (dAXC==xAXC) begin
|
xpc[63:4] <= xpc[63:4] + {{50{xIR[29]}},xIR[29:20]};
|
xpc[63:4] <= xpc[63:4] + {{50{xIR[29]}},xIR[29:20]};
|
xpc[3:2] <= xIR[19:18];
|
xpc[3:2] <= xIR[19:18];
|
xIR <= `NOP_INSN;
|
xIR <= `NOP_INSN;
|
xRt <= 9'd0;
|
xRt <= 9'd0;
|
end
|
end
|
end
|
end
|
end
|
end
|
else begin
|
else begin
|
if (xbranch_taken) begin
|
if (xbranch_taken) begin
|
pc[xAXC] <= fnIncPC(xpc);
|
pc[xAXC] <= fnIncPC(xpc);
|
if (AXC==xAXC) begin
|
if (AXC==xAXC) begin
|
dpc <= fnIncPC(xpc);
|
dpc <= fnIncPC(xpc);
|
dIR <= `NOP_INSN;
|
dIR <= `NOP_INSN;
|
end
|
end
|
if (dAXC==xAXC) begin
|
if (dAXC==xAXC) begin
|
xpc <= fnIncPC(xpc);
|
xpc <= fnIncPC(xpc);
|
xIR <= `NOP_INSN;
|
xIR <= `NOP_INSN;
|
xRt <= 9'd0;
|
xRt <= 9'd0;
|
end
|
end
|
end
|
end
|
end
|
end
|
`TRAPcc,`TRAPcci:
|
`TRAPcc,`TRAPcci:
|
if (takb) begin
|
if (takb) begin
|
StatusEXL[xAXC] <= 1'b1;
|
StatusEXL[xAXC] <= 1'b1;
|
CauseCode[xAXC] <= `EX_TRAP;
|
CauseCode[xAXC] <= `EX_TRAP;
|
EPC[xAXC] <= xpc;
|
EPC[xAXC] <= xpc;
|
if (!xbranch_taken) begin
|
if (!xbranch_taken) begin
|
pc[xAXC] <= {TBA[63:13],`GEN_TRAP_OFFSET};
|
pc[xAXC] <= {TBA[63:13],`GEN_TRAP_OFFSET};
|
if (xAXC==AXC) begin
|
if (xAXC==AXC) begin
|
dpc <= {TBA[63:13],`GEN_TRAP_OFFSET};
|
dpc <= {TBA[63:13],`GEN_TRAP_OFFSET};
|
dIR <= `NOP_INSN;
|
dIR <= `NOP_INSN;
|
end
|
end
|
if (xAXC==dAXC) begin
|
if (xAXC==dAXC) begin
|
xpc <= {TBA[63:13],`GEN_TRAP_OFFSET};
|
xpc <= {TBA[63:13],`GEN_TRAP_OFFSET};
|
xIR <= `NOP_INSN;
|
xIR <= `NOP_INSN;
|
xRt <= 9'd0;
|
xRt <= 9'd0;
|
end
|
end
|
end
|
end
|
end
|
end
|
else begin
|
else begin
|
if (xbranch_taken) begin
|
if (xbranch_taken) begin
|
pc[xAXC] <= fnIncPC(xpc);
|
pc[xAXC] <= fnIncPC(xpc);
|
if (xAXC==AXC) begin
|
if (xAXC==AXC) begin
|
dpc <= fnIncPC(xpc);
|
dpc <= fnIncPC(xpc);
|
dIR <= `NOP_INSN;
|
dIR <= `NOP_INSN;
|
end
|
end
|
if (xAXC==dAXC) begin
|
if (xAXC==dAXC) begin
|
xpc <= fnIncPC(xpc);
|
xpc <= fnIncPC(xpc);
|
xIR <= `NOP_INSN;
|
xIR <= `NOP_INSN;
|
xRt <= 9'd0;
|
xRt <= 9'd0;
|
end
|
end
|
end
|
end
|
end
|
end
|
default: ;
|
default: ;
|
endcase
|
endcase
|
if (dbz_error) begin
|
if (dbz_error) begin
|
$display("Divide by zero error");
|
$display("Divide by zero error");
|
CauseCode[xAXC] <= `EX_DBZ;
|
CauseCode[xAXC] <= `EX_DBZ;
|
StatusEXL[xAXC] <= 1'b1;
|
StatusEXL[xAXC] <= 1'b1;
|
EPC[xAXC] <= xpc;
|
EPC[xAXC] <= xpc;
|
pc[xAXC] <= {TBA[63:13],`DBZ_TRAP_OFFSET};
|
pc[xAXC] <= {TBA[63:13],`DBZ_TRAP_OFFSET};
|
if (xAXC==AXC) begin
|
if (xAXC==AXC) begin
|
dpc <= {TBA[63:13],`DBZ_TRAP_OFFSET};
|
dpc <= {TBA[63:13],`DBZ_TRAP_OFFSET};
|
dIR <= `NOP_INSN;
|
dIR <= `NOP_INSN;
|
end
|
end
|
if (xAXC==dAXC) begin
|
if (xAXC==dAXC) begin
|
xpc <= {TBA[63:13],`DBZ_TRAP_OFFSET};
|
xpc <= {TBA[63:13],`DBZ_TRAP_OFFSET};
|
xIR <= `NOP_INSN;
|
xIR <= `NOP_INSN;
|
xRt <= 9'd0;
|
xRt <= 9'd0;
|
end
|
end
|
end
|
end
|
if (ovr_error) begin
|
if (ovr_error) begin
|
$display("Overflow error");
|
$display("Overflow error");
|
CauseCode[xAXC] <= `EX_OFL;
|
CauseCode[xAXC] <= `EX_OFL;
|
StatusEXL[xAXC] <= 1'b1;
|
StatusEXL[xAXC] <= 1'b1;
|
EPC[xAXC] <= xpc;
|
EPC[xAXC] <= xpc;
|
pc[xAXC] <= {TBA[63:13],`OFL_TRAP_OFFSET};
|
pc[xAXC] <= {TBA[63:13],`OFL_TRAP_OFFSET};
|
if (xAXC==AXC) begin
|
if (xAXC==AXC) begin
|
dpc <= {TBA[63:13],`OFL_TRAP_OFFSET};
|
dpc <= {TBA[63:13],`OFL_TRAP_OFFSET};
|
dIR <= `NOP_INSN;
|
dIR <= `NOP_INSN;
|
end
|
end
|
if (xAXC==dAXC) begin
|
if (xAXC==dAXC) begin
|
xpc <= {TBA[63:13],`OFL_TRAP_OFFSET};
|
xpc <= {TBA[63:13],`OFL_TRAP_OFFSET};
|
xIR <= `NOP_INSN;
|
xIR <= `NOP_INSN;
|
xRt <= 9'd0;
|
xRt <= 9'd0;
|
end
|
end
|
end
|
end
|
|
if (priv_violation) begin
|
|
$display("Privledge violation");
|
|
CauseCode[xAXC] <= `EX_PRIV;
|
|
StatusEXL[xAXC] <= 1'b1;
|
|
EPC[xAXC] <= xpc;
|
|
pc[xAXC] <= {TBA[63:13],`PRIV_OFFSET};
|
|
if (xAXC==AXC) begin
|
|
dpc <= {TBA[63:13],`PRIV_OFFSET};
|
|
dIR <= `NOP_INSN;
|
|
end
|
|
if (xAXC==dAXC) begin
|
|
xpc <= {TBA[63:13],`PRIV_OFFSET};
|
|
xIR <= `NOP_INSN;
|
|
xRt <= 9'd0;
|
|
end
|
|
end
|
end
|
end
|
|
|
//---------------------------------------------------------
|
//---------------------------------------------------------
|
// MEMORY1 (M1') - part two:
|
// MEMORY1 (M1') - part two:
|
// Check for a TLB miss.
|
// Check for a TLB miss.
|
//---------------------------------------------------------
|
//---------------------------------------------------------
|
if (advanceM1) begin
|
if (advanceM1) begin
|
if (m1IsLoad|m1IsStore) begin
|
if (m1IsLoad|m1IsStore) begin
|
if (DTLBMiss) begin
|
if (DTLBMiss) begin
|
$display("DTLB miss on address: %h",ea);
|
$display("DTLB miss on address: %h",ea);
|
m1extype <= `EX_TLBD;
|
m1extype <= `EX_TLBD;
|
CauseCode[m1AXC] <= `EX_TLBD;
|
CauseCode[m1AXC] <= `EX_TLBD;
|
StatusEXL[m1AXC] <= 1'b1;
|
StatusEXL[m1AXC] <= 1'b1;
|
BadVAddr[m1AXC] <= ea[63:13];
|
BadVAddr[m1AXC] <= ea[63:13];
|
EPC[m1AXC] <= m1pc;
|
EPC[m1AXC] <= m1pc;
|
pc[m1AXC] <= `DTLB_MissHandler;
|
pc[m1AXC] <= `DTLB_MissHandler;
|
if (m1AXC==xAXC) begin
|
if (m1AXC==xAXC) begin
|
m1pc <= `DTLB_MissHandler;
|
m1pc <= `DTLB_MissHandler;
|
m1Opcode <= `NOPI;
|
m1Opcode <= `NOPI;
|
m1Rt <= 9'd0;
|
m1Rt <= 9'd0;
|
end
|
end
|
if (m1AXC==dAXC) begin
|
if (m1AXC==dAXC) begin
|
xpc <= `DTLB_MissHandler;
|
xpc <= `DTLB_MissHandler;
|
xIR <= `NOP_INSN;
|
xIR <= `NOP_INSN;
|
xRt <= 9'd0;
|
xRt <= 9'd0;
|
end
|
end
|
if (m1AXC==AXC) begin
|
if (m1AXC==AXC) begin
|
dpc <= `DTLB_MissHandler;
|
dpc <= `DTLB_MissHandler;
|
dIR <= `NOP_INSN;
|
dIR <= `NOP_INSN;
|
end
|
end
|
end
|
end
|
end
|
end
|
end
|
end
|
|
|
//---------------------------------------------------------
|
//---------------------------------------------------------
|
// MEMORY2 (M2')
|
// MEMORY2 (M2')
|
//---------------------------------------------------------
|
//---------------------------------------------------------
|
if (advanceM2) begin
|
if (advanceM2) begin
|
end
|
end
|
|
|
//---------------------------------------------------------
|
//---------------------------------------------------------
|
// MEMORY4 (M3')
|
// MEMORY4 (M3')
|
//---------------------------------------------------------
|
//---------------------------------------------------------
|
if (advanceM3) begin
|
if (advanceM3) begin
|
end
|
end
|
|
|
//---------------------------------------------------------
|
//---------------------------------------------------------
|
// MEMORY4 (M4')
|
// MEMORY4 (M4')
|
// - no exceptions
|
// - no exceptions
|
//---------------------------------------------------------
|
//---------------------------------------------------------
|
if (advanceM4) begin
|
if (advanceM4) begin
|
end
|
end
|
|
|
//---------------------------------------------------------
|
//---------------------------------------------------------
|
// WRITEBACK (WB') - part two:
|
// WRITEBACK (WB') - part two:
|
// - vector to exception handler address
|
// - vector to exception handler address
|
// In the case of a hardware interrupt (NMI/IRQ) we know
|
// In the case of a hardware interrupt (NMI/IRQ) we know
|
// the pipeline following the interrupt is filled with
|
// the pipeline following the interrupt is filled with
|
// NOP instructions. This means there is no need to
|
// NOP instructions. This means there is no need to
|
// invalidate the pipeline.
|
// invalidate the pipeline.
|
//---------------------------------------------------------
|
//---------------------------------------------------------
|
if (advanceW) begin
|
if (advanceW) begin
|
case(wextype)
|
case(wextype)
|
`EX_RST: pc[wAXC] <= `RESET_VECTOR;
|
`EX_RST: pc[wAXC] <= `RESET_VECTOR;
|
`EX_NMI: pc[wAXC] <= `NMI_VECTOR;
|
`EX_NMI: pc[wAXC] <= `NMI_VECTOR;
|
`EX_IRQ: pc[wAXC] <= `IRQ_VECTOR;
|
`EX_IRQ: pc[wAXC] <= `IRQ_VECTOR;
|
default: ;//pc[63:2] <= exception_address[63:2];
|
default: ;//pc[63:2] <= exception_address[63:2];
|
endcase
|
endcase
|
end
|
end
|
|
|
|
|
//---------------------------------------------------------
|
//---------------------------------------------------------
|
// Cache loader
|
// Cache loader
|
//---------------------------------------------------------
|
//---------------------------------------------------------
|
if (rst_i) begin
|
if (rst_i) begin
|
cstate <= IDLE;
|
cstate <= IDLE;
|
// wr_icache <= 1'b0;
|
// wr_icache <= 1'b0;
|
wr_dcache <= 1'b0;
|
wr_dcache <= 1'b0;
|
end
|
end
|
else begin
|
else begin
|
//wr_icache <= 1'b0;
|
//wr_icache <= 1'b0;
|
wr_dcache <= 1'b0;
|
wr_dcache <= 1'b0;
|
case(cstate)
|
case(cstate)
|
IDLE:
|
IDLE:
|
// we can't do anything until the command buffer is available
|
// we can't do anything until the command buffer is available
|
// in theory the command fifo should always be available
|
// in theory the command fifo should always be available
|
if (!cmd_full) begin
|
if (!cmd_full) begin
|
if (triggerDCacheLoad) begin
|
if (triggerDCacheLoad) begin
|
dcaccess <= 1'b1;
|
dcaccess <= 1'b1;
|
|
if (pea[63]) begin
|
cmd_en <= 1'b1;
|
cmd_en <= 1'b1;
|
cmd_instr <= 3'b001; // READ
|
cmd_instr <= 3'b001; // READ
|
cmd_byte_addr <= {pea[29:5],5'b00000};
|
cmd_byte_addr <= {pea[29:5],5'b00000};
|
dadr_o <= {pea[63:5],5'b00000};
|
dadr_o <= {pea[63:5],5'b00000};
|
cmd_bl <= 6'd8; // Eight words per cache line
|
cmd_bl <= 6'd8; // Eight words per cache line
|
cstate <= DCACT;
|
cstate <= DCACT;
|
end
|
end
|
|
else begin
|
|
bte_o <= 2'b00; // linear burst
|
|
cti_o <= 3'b010; // burst access
|
|
cyc_o <= 1'b1;
|
|
stb_o <= 1'b1;
|
|
adr_o <= {pea[63:5],5'h00};
|
|
dadr_o <= {pea[63:5],5'h00};
|
|
cstate <= DCACT2;
|
|
end
|
|
end
|
else if (triggerICacheLoad) begin
|
else if (triggerICacheLoad) begin
|
if (!ppc[63]) begin
|
if (!ppc[63]) begin
|
icaccess <= 1'b1;
|
icaccess <= 1'b1;
|
cmd_en <= 1'b1; // the command fifo should always be available
|
cmd_en <= 1'b1; // the command fifo should always be available
|
cmd_instr <= 3'b001; // READ
|
cmd_instr <= 3'b001; // READ
|
cmd_byte_addr <= {ppc[29:6],6'h00};
|
cmd_byte_addr <= {ppc[29:6],6'h00};
|
iadr_o <= {ppc[63:6],6'h00};
|
iadr_o <= {ppc[63:6],6'h00};
|
cmd_bl <= 6'd16; // Sixteen words per cache line
|
cmd_bl <= 6'd16; // Sixteen words per cache line
|
cstate <= ICACT;
|
cstate <= ICACT;
|
end
|
end
|
else begin
|
else begin
|
iciaccess <= 1'b1;
|
iciaccess <= 1'b1;
|
bte_o <= 2'b00; // linear burst
|
bte_o <= 2'b00; // linear burst
|
cti_o <= 3'b010; // burst access
|
cti_o <= 3'b010; // burst access
|
cyc_o <= 1'b1;
|
cyc_o <= 1'b1;
|
stb_o <= 1'b1;
|
stb_o <= 1'b1;
|
adr_o <= {ppc[63:6],6'h00};
|
adr_o <= {ppc[63:6],6'h00};
|
iadr_o <= {ppc[63:6],6'h00};
|
iadr_o <= {ppc[63:6],6'h00};
|
cstate <= ICACT1;
|
cstate <= ICACT1;
|
end
|
end
|
end
|
end
|
end
|
end
|
// Sometime after the read command is issued, the read fifo will begin to fill
|
// Sometime after the read command is issued, the read fifo will begin to fill
|
ICACT:
|
ICACT:
|
begin
|
begin
|
rd_en <= 1'b1;
|
rd_en <= 1'b1;
|
cstate <= ICACT0;
|
cstate <= ICACT0;
|
end
|
end
|
//ICACT0: // Read word 0
|
//ICACT0: // Read word 0
|
// At this point it should not be necessary to check rd_empty
|
// At this point it should not be necessary to check rd_empty
|
// if (!rd_empty) begin
|
// if (!rd_empty) begin
|
// wr_icache <= 1'b1;
|
// wr_icache <= 1'b1;
|
// idat <= rd_data;
|
// idat <= rd_data;
|
// cstate <= ICACT1;
|
// cstate <= ICACT1;
|
// end
|
// end
|
|
|
ICACT0: // Read word 1-15
|
ICACT0: // Read word 1-15
|
// Might have to wait for subsequent data to be available
|
// Might have to wait for subsequent data to be available
|
if (!rd_empty) begin
|
if (!rd_empty) begin
|
// wr_icache <= 1'b1;
|
// wr_icache <= 1'b1;
|
// idat <= rd_data;
|
// idat <= rd_data;
|
iadr_o[5:2] <= iadr_o[5:2] + 4'h1;
|
iadr_o[5:2] <= iadr_o[5:2] + 4'h1;
|
if (iadr_o[5:2]==4'hF) begin
|
if (iadr_o[5:2]==4'hF) begin
|
rd_en <= 1'b0;
|
rd_en <= 1'b0;
|
tmem[iadr_o[12:6]] <= {1'b1,iadr_o[63:13]}; // This will cause ihit to go high
|
tmem[iadr_o[12:6]] <= {1'b1,iadr_o[63:13]}; // This will cause ihit to go high
|
tvalid[iadr_o[12:6]] <= 1'b1;
|
tvalid[iadr_o[12:6]] <= 1'b1;
|
cstate <= ICDLY;
|
cstate <= ICDLY;
|
end
|
end
|
end
|
end
|
ICDLY:
|
ICDLY:
|
// The fifo should have emptied out, if not we force it to empty
|
// The fifo should have emptied out, if not we force it to empty
|
if (!rd_empty) begin
|
if (!rd_empty) begin
|
rd_en <= 1'b1;
|
rd_en <= 1'b1;
|
end
|
end
|
else begin
|
else begin
|
icaccess <= 1'b0;
|
icaccess <= 1'b0;
|
rd_en <= 1'b0;
|
rd_en <= 1'b0;
|
cstate <= IDLE;
|
cstate <= IDLE;
|
end
|
end
|
|
|
// WISHBONE burst accesses
|
// WISHBONE burst accesses
|
//
|
//
|
ICACT1:
|
ICACT1:
|
if (ack_i) begin
|
if (ack_i) begin
|
adr_o[5:2] <= adr_o[5:2] + 4'd1;
|
adr_o[5:2] <= adr_o[5:2] + 4'd1;
|
iadr_o[5:2] <= iadr_o[5:2] + 4'd1;
|
iadr_o[5:2] <= iadr_o[5:2] + 4'd1;
|
if (adr_o[5:2]==4'hE)
|
if (adr_o[5:2]==4'hE)
|
cti_o <= 3'b111; // Last cycle ahead
|
cti_o <= 3'b111; // Last cycle ahead
|
if (adr_o[5:2]==4'hF) begin
|
if (adr_o[5:2]==4'hF) begin
|
cti_o <= 3'b000; // back to non-burst mode
|
cti_o <= 3'b000; // back to non-burst mode
|
cyc_o <= 1'b0;
|
cyc_o <= 1'b0;
|
stb_o <= 1'b0;
|
stb_o <= 1'b0;
|
tmem[iadr_o[12:6]] <= {1'b1,iadr_o[63:13]}; // This will cause ihit to go high
|
tmem[iadr_o[12:6]] <= {1'b1,iadr_o[63:13]}; // This will cause ihit to go high
|
tvalid[iadr_o[12:6]] <= 1'b1;
|
tvalid[iadr_o[12:6]] <= 1'b1;
|
iciaccess <= 1'b0;
|
iciaccess <= 1'b0;
|
cstate <= IDLE;
|
cstate <= IDLE;
|
end
|
end
|
end
|
end
|
|
|
DCACT:
|
DCACT:
|
begin
|
begin
|
rd_en <= 1'b1; // Data should be available on the next clock cycle
|
rd_en <= 1'b1; // Data should be available on the next clock cycle
|
cstate <= DCACT0;
|
cstate <= DCACT0;
|
end
|
end
|
DCACT0: // Read word 0
|
DCACT0: // Read word 0
|
// At this point it should not be necessary to check rd_empty
|
// At this point it should not be necessary to check rd_empty
|
if (!rd_empty) begin
|
if (!rd_empty) begin
|
wr_dcache <= 1'b1;
|
wr_dcache <= 1'b1;
|
ddat <= rd_data;
|
ddat <= rd_data;
|
dadr_o[4:2] <= 3'b000;
|
dadr_o[4:2] <= 3'b000;
|
cstate <= DCACT1;
|
cstate <= DCACT1;
|
end
|
end
|
DCACT1: // Read word 1
|
DCACT1: // Read word 1
|
// Might have to wait for subsequent data to be available
|
// Might have to wait for subsequent data to be available
|
if (!rd_empty) begin
|
if (!rd_empty) begin
|
wr_dcache <= 1'b1;
|
wr_dcache <= 1'b1;
|
ddat <= rd_data;
|
ddat <= rd_data;
|
dadr_o[4:2] <= dadr_o[4:2]+3'd1;
|
dadr_o[4:2] <= dadr_o[4:2]+3'd1;
|
if (dadr_o[4:2]==3'b111) begin
|
if (dadr_o[4:2]==3'b111) begin
|
rd_en <= 1'b0;
|
rd_en <= 1'b0;
|
cstate <= DCDLY;
|
cstate <= DCDLY;
|
end
|
end
|
end
|
end
|
|
// WISHBONE burst accesses
|
|
//
|
|
DCACT2:
|
|
if (ack_i) begin
|
|
adr_o[4:2] <= adr_o[4:2] + 3'd1;
|
|
dadr_o[4:2] <= dadr_o[4:2] + 3'd1;
|
|
if (adr_o[4:2]==3'h6)
|
|
cti_o <= 3'b111; // Last cycle ahead
|
|
if (adr_o[4:2]==3'h7) begin
|
|
cti_o <= 3'b000; // back to non-burst mode
|
|
cyc_o <= 1'b0;
|
|
stb_o <= 1'b0;
|
|
dcaccess <= 1'b0;
|
|
cstate <= IDLE;
|
|
end
|
|
end
|
|
|
DCDLY:
|
DCDLY:
|
// The fifo should have emptied out, if not, empty it out.
|
// The fifo should have emptied out, if not, empty it out.
|
if (!rd_empty) begin
|
if (!rd_empty) begin
|
rd_en <= 1'b1;
|
rd_en <= 1'b1;
|
end
|
end
|
else begin
|
else begin
|
dcaccess <= 1'b0;
|
dcaccess <= 1'b0;
|
rd_en <= 1'b0;
|
rd_en <= 1'b0;
|
cstate <= IDLE;
|
cstate <= IDLE;
|
end
|
end
|
endcase
|
endcase
|
end
|
end
|
|
|
end
|
end
|
|
|
endmodule
|
endmodule
|
|
|