<HTML>
|
<HTML>
|
<HEAD><TITLE>Lattice Map TRACE Report</TITLE>
|
<HEAD><TITLE>Lattice Map TRACE Report</TITLE>
|
<STYLE TYPE="text/css">
|
<STYLE TYPE="text/css">
|
<!--
|
<!--
|
body,pre{
font-family:'Courier New', monospace;
color: #000000;
font-size:88%;
background-color: #ffffff;
}
h1 {
font-weight: bold;
margin-top: 24px;
margin-bottom: 10px;
border-bottom: 3px solid #000; font-size: 1em;
}
h2 {
font-weight: bold;
margin-top: 18px;
margin-bottom: 5px;
font-size: 0.90em;
}
h3 {
font-weight: bold;
margin-top: 12px;
margin-bottom: 5px;
font-size: 0.80em;
}
p {
font-size:78%;
}
P.Table {
margin-top: 4px;
margin-bottom: 4px;
margin-right: 4px;
margin-left: 4px;
}
table
{
border-width: 1px 1px 1px 1px;
border-style: solid solid solid solid;
border-color: black black black black;
border-collapse: collapse;
}
th {
font-weight:bold;
padding: 4px;
border-width: 1px 1px 1px 1px;
border-style: solid solid solid solid;
border-color: black black black black;
vertical-align:top;
text-align:left;
font-size:78%;
}
td {
padding: 4px;
border-width: 1px 1px 1px 1px;
border-style: solid solid solid solid;
border-color: black black black black;
vertical-align:top;
font-size:78%;
}
a {
color:#013C9A;
text-decoration:none;
}
a:visited {
color:#013C9A;
}
a:hover, a:active {
text-decoration:underline;
color:#5BAFD4;
}
.pass
{
background-color: #00ff00;
}
.fail
{
background-color: #ff0000;
}
.comment
{
font-size: 90%;
font-style: italic;
}
|
body,pre{
font-family:'Courier New', monospace;
color: #000000;
font-size:88%;
background-color: #ffffff;
}
h1 {
font-weight: bold;
margin-top: 24px;
margin-bottom: 10px;
border-bottom: 3px solid #000; font-size: 1em;
}
h2 {
font-weight: bold;
margin-top: 18px;
margin-bottom: 5px;
font-size: 0.90em;
}
h3 {
font-weight: bold;
margin-top: 12px;
margin-bottom: 5px;
font-size: 0.80em;
}
p {
font-size:78%;
}
P.Table {
margin-top: 4px;
margin-bottom: 4px;
margin-right: 4px;
margin-left: 4px;
}
table
{
border-width: 1px 1px 1px 1px;
border-style: solid solid solid solid;
border-color: black black black black;
border-collapse: collapse;
}
th {
font-weight:bold;
padding: 4px;
border-width: 1px 1px 1px 1px;
border-style: solid solid solid solid;
border-color: black black black black;
vertical-align:top;
text-align:left;
font-size:78%;
}
td {
padding: 4px;
border-width: 1px 1px 1px 1px;
border-style: solid solid solid solid;
border-color: black black black black;
vertical-align:top;
font-size:78%;
}
a {
color:#013C9A;
text-decoration:none;
}
a:visited {
color:#013C9A;
}
a:hover, a:active {
text-decoration:underline;
color:#5BAFD4;
}
.pass
{
background-color: #00ff00;
}
.fail
{
background-color: #ff0000;
}
.comment
{
font-size: 90%;
font-style: italic;
}
|
-->
|
-->
|
</STYLE>
|
</STYLE>
|
</HEAD>
|
</HEAD>
|
<PRE><A name="Map_Twr"></A><B><U><big>Map TRACE Report</big></U></B>
|
<PRE><A name="Map_Twr"></A><B><U><big>Map TRACE Report</big></U></B>
|
|
|
Loading design for application trce from file displaydriverwdecoder_impl1_map.ncd.
|
Loading design for application trce from file displaydriverwdecoder_impl1_map.ncd.
|
Design name: DisplayDriverWrapper
|
Design name: DisplayDriverWrapper
|
NCD version: 3.3
|
NCD version: 3.3
|
Vendor: LATTICE
|
Vendor: LATTICE
|
Device: LFE5UM5G-45F
|
Device: LFE5UM5G-45F
|
Package: CABGA381
|
Package: CABGA381
|
Performance: 8
|
Performance: 8
|
Loading device for application trce from file 'sa5p45m.nph' in environment: C:/lscc/diamond/3.8_x64/ispfpga.
|
Loading device for application trce from file 'sa5p45m.nph' in environment: C:/lscc/diamond/3.8_x64/ispfpga.
|
Package Status: Final Version 1.36.
|
Package Status: Final Version 1.36.
|
Performance Hardware Data Status: Final Version 50.1.
|
Performance Hardware Data Status: Final Version 50.1.
|
Setup and Hold Report
|
Setup and Hold Report
|
|
|
--------------------------------------------------------------------------------
|
--------------------------------------------------------------------------------
|
<A name="Map_Twr_setup"></A><B><U><big>Lattice TRACE Report - Setup, Version Diamond (64-bit) 3.8.0.115.3</big></U></B>
|
<A name="Map_Twr_setup"></A><B><U><big>Lattice TRACE Report - Setup, Version Diamond (64-bit) 3.8.0.115.3</big></U></B>
|
Fri Jan 13 00:54:52 2017
|
Tue Jan 17 01:36:41 2017
|
|
|
Copyright (c) 1991-1994 by NeoCAD Inc. All rights reserved.
|
Copyright (c) 1991-1994 by NeoCAD Inc. All rights reserved.
|
Copyright (c) 1995 AT&T Corp. All rights reserved.
|
Copyright (c) 1995 AT&T Corp. All rights reserved.
|
Copyright (c) 1995-2001 Lucent Technologies Inc. All rights reserved.
|
Copyright (c) 1995-2001 Lucent Technologies Inc. All rights reserved.
|
Copyright (c) 2001 Agere Systems All rights reserved.
|
Copyright (c) 2001 Agere Systems All rights reserved.
|
Copyright (c) 2002-2016 Lattice Semiconductor Corporation, All rights reserved.
|
Copyright (c) 2002-2016 Lattice Semiconductor Corporation, All rights reserved.
|
|
|
<A name="mtw1_set_ri"></A><B><U><big>Report Information</big></U></B>
|
<A name="mtw1_set_ri"></A><B><U><big>Report Information</big></U></B>
|
------------------
|
------------------
|
Command line: trce -v 1 -gt -mapchkpnt 0 -sethld -o DisplayDriverwDecoder_impl1.tw1 -gui -msgset C:/Projects/single-14-segment-display-driver-w-decoder/Project/Lattice_FPGA_Build/promote.xml DisplayDriverwDecoder_impl1_map.ncd DisplayDriverwDecoder_impl1.prf
|
Command line: trce -v 1 -gt -mapchkpnt 0 -sethld -o DisplayDriverwDecoder_impl1.tw1 -gui -msgset C:/Projects/single-14-segment-display-driver-w-decoder/Project/Lattice_FPGA_Build/promote.xml DisplayDriverwDecoder_impl1_map.ncd DisplayDriverwDecoder_impl1.prf
|
Design file: displaydriverwdecoder_impl1_map.ncd
|
Design file: displaydriverwdecoder_impl1_map.ncd
|
Preference file: displaydriverwdecoder_impl1.prf
|
Preference file: displaydriverwdecoder_impl1.prf
|
Device,speed: LFE5UM5G-45F,8
|
Device,speed: LFE5UM5G-45F,8
|
Report level: verbose report, limited to 1 item per preference
|
Report level: verbose report, limited to 1 item per preference
|
--------------------------------------------------------------------------------
|
--------------------------------------------------------------------------------
|
|
|
<A name="mtw1_set_ps"></A><B><U><big>Preference Summary</big></U></B>
|
<A name="mtw1_set_ps"></A><B><U><big>Preference Summary</big></U></B>
|
|
|
<LI><A href='#map_twr_pref_0_0' Target='right'>Default path enumeration(0 errors)</A></LI> 0 items scored, 0 timing errors detected.
|
<LI><A href='#map_twr_pref_0_0' Target='right'>FREQUENCY NET "clk_c" 369.959000 MHz (0 errors)</A></LI> 68 items scored, 0 timing errors detected.
|
|
Report: 370.096MHz is the maximum frequency for this preference.
|
<LI><A href='#map_twr_pref_0_1' Target='right'>Default net enumeration(0 errors)</A></LI> 0 items scored, 0 timing errors detected.
|
|
|
|
|
Report Type: based on TRACE automatically generated preferences
|
BLOCK ASYNCPATHS
|
BLOCK ASYNCPATHS
|
BLOCK RESETPATHS
|
BLOCK RESETPATHS
|
--------------------------------------------------------------------------------
|
--------------------------------------------------------------------------------
|
|
|
|
|
|
|
================================================================================
|
================================================================================
|
<A name="map_twr_pref_0_0"></A>Preference: Default path enumeration
|
<A name="map_twr_pref_0_0"></A>Preference: FREQUENCY NET "clk_c" 369.959000 MHz ;
|
0 items scored, 0 timing errors detected.
|
68 items scored, 0 timing errors detected.
|
--------------------------------------------------------------------------------
|
--------------------------------------------------------------------------------
|
|
|
|
|
================================================================================
|
Passed: The following path meets requirements by 0.001ns
|
<A name="map_twr_pref_0_1"></A>Preference: Default net enumeration
|
The internal maximum frequency of the following component is 370.096 MHz
|
0 items scored, 0 timing errors detected.
|
|
--------------------------------------------------------------------------------
|
Logical Details: Cell type Pin name Component name
|
|
|
|
Destination: SIOLOGIC CLK button_MGIOL
|
|
|
|
Delay: 2.702ns -- based on Minimum Pulse Width
|
|
|
|
|
|
Passed: The following path meets requirements by 1.063ns
|
|
|
|
Logical Details: Cell type Pin type Cell/ASIC name (clock net +/-)
|
|
|
|
Source: FF Q bttn_state (from clk_c +)
|
|
Destination: FF Data in symbol_scan_cntr[7] (to clk_c +)
|
|
|
|
Delay: 1.749ns (43.2% logic, 56.8% route), 3 logic levels.
|
|
|
|
Constraint Details:
|
|
|
|
1.749ns physical path delay SLICE_7 to SLICE_0 meets
|
|
2.703ns delay constraint less
|
|
-0.109ns CE_SET requirement (totaling 2.812ns) by 1.063ns
|
|
|
|
Physical Path Details:
|
|
|
|
Data path SLICE_7 to SLICE_0:
|
|
|
|
Name Fanout Delay (ns) Site Resource
|
|
REG_DEL --- 0.395 SLICE_7.CLK to SLICE_7.Q0 SLICE_7 (from clk_c)
|
|
ROUTE 1 e 0.419 SLICE_7.Q0 to SLICE_64.B1 bttn_state_i
|
|
CTOF_DEL --- 0.180 SLICE_64.B1 to SLICE_64.F1 SLICE_64
|
|
ROUTE 1 e 0.156 SLICE_64.F1 to SLICE_64.A0 G_15_1
|
|
CTOF_DEL --- 0.180 SLICE_64.A0 to SLICE_64.F0 SLICE_64
|
|
ROUTE 5 e 0.419 SLICE_64.F0 to SLICE_0.CE bttn_state_fifo_0io_RNIB9K02[0] (to clk_c)
|
|
--------
|
|
1.749 (43.2% logic, 56.8% route), 3 logic levels.
|
|
|
|
Report: 370.096MHz is the maximum frequency for this preference.
|
|
|
<A name="mtw1_set_rs"></A><B><U><big>Report Summary</big></U></B>
|
<A name="mtw1_set_rs"></A><B><U><big>Report Summary</big></U></B>
|
--------------
|
--------------
|
----------------------------------------------------------------------------
|
----------------------------------------------------------------------------
|
Preference | Constraint| Actual|Levels
|
Preference | Constraint| Actual|Levels
|
----------------------------------------------------------------------------
|
----------------------------------------------------------------------------
|
| | |
|
| | |
|
Default path enumeration | -| -| 0
|
FREQUENCY NET "clk_c" 369.959000 MHz ; | 369.959 MHz| 370.096 MHz| 0
|
| | |
|
|
Default net enumeration | -| -| 0
|
|
| | |
|
| | |
|
----------------------------------------------------------------------------
|
----------------------------------------------------------------------------
|
|
|
|
|
All preferences were met.
|
All preferences were met.
|
|
|
|
|
<A name="mtw1_set_clkda"></A><B><U><big>Clock Domains Analysis</big></U></B>
|
<A name="mtw1_set_clkda"></A><B><U><big>Clock Domains Analysis</big></U></B>
|
------------------------
|
------------------------
|
|
|
Found 0 clocks:
|
Found 1 clocks:
|
|
|
|
Clock Domain: clk_c Source: clk.PAD Loads: 9
|
|
Covered under: FREQUENCY NET "clk_c" 369.959000 MHz ;
|
|
|
|
|
<A name="mtw1_set_ts"></A><B><U><big>Timing summary (Setup):</big></U></B>
|
<A name="mtw1_set_ts"></A><B><U><big>Timing summary (Setup):</big></U></B>
|
---------------
|
---------------
|
|
|
Timing errors: 0 Score: 0
|
Timing errors: 0 Score: 0
|
Cumulative negative slack: 0
|
Cumulative negative slack: 0
|
|
|
Constraints cover 0 paths, 0 nets, and 0 connections (100.00% coverage)
|
Constraints cover 68 paths, 1 nets, and 50 connections (7.61% coverage)
|
|
|
|
--------------------------------------------------------------------------------
|
|
<A name="Map_Twr_hold"></A><B><U><big>Lattice TRACE Report - Hold, Version Diamond (64-bit) 3.8.0.115.3</big></U></B>
|
|
Tue Jan 17 01:36:42 2017
|
|
|
|
Copyright (c) 1991-1994 by NeoCAD Inc. All rights reserved.
|
|
Copyright (c) 1995 AT&T Corp. All rights reserved.
|
|
Copyright (c) 1995-2001 Lucent Technologies Inc. All rights reserved.
|
|
Copyright (c) 2001 Agere Systems All rights reserved.
|
|
Copyright (c) 2002-2016 Lattice Semiconductor Corporation, All rights reserved.
|
|
|
|
<A name="mtw1_hold_ri"></A><B><U><big>Report Information</big></U></B>
|
|
------------------
|
|
Command line: trce -v 1 -gt -mapchkpnt 0 -sethld -o DisplayDriverwDecoder_impl1.tw1 -gui -msgset C:/Projects/single-14-segment-display-driver-w-decoder/Project/Lattice_FPGA_Build/promote.xml DisplayDriverwDecoder_impl1_map.ncd DisplayDriverwDecoder_impl1.prf
|
|
Design file: displaydriverwdecoder_impl1_map.ncd
|
|
Preference file: displaydriverwdecoder_impl1.prf
|
|
Device,speed: LFE5UM5G-45F,M
|
|
Report level: verbose report, limited to 1 item per preference
|
|
--------------------------------------------------------------------------------
|
|
|
|
<A name="mtw1_hold_ps"></A><B><U><big>Preference Summary</big></U></B>
|
|
|
|
<LI><A href='#map_twr_pref_1_0' Target='right'>FREQUENCY NET "clk_c" 369.959000 MHz (0 errors)</A></LI> 68 items scored, 0 timing errors detected.
|
|
|
|
BLOCK ASYNCPATHS
|
|
BLOCK RESETPATHS
|
|
--------------------------------------------------------------------------------
|
|
|
|
|
|
|
|
================================================================================
|
|
<A name="map_twr_pref_1_0"></A>Preference: FREQUENCY NET "clk_c" 369.959000 MHz ;
|
|
68 items scored, 0 timing errors detected.
|
|
--------------------------------------------------------------------------------
|
|
|
|
|
|
Passed: The following path meets requirements by 0.104ns
|
|
|
|
Logical Details: Cell type Pin type Cell/ASIC name (clock net +/-)
|
|
|
|
Source: FF Q bttn_state_fifo[1] (from clk_c +)
|
|
Destination: FF Data in bttn_state_fifo[2] (to clk_c +)
|
|
|
|
Delay: 0.222ns (73.9% logic, 26.1% route), 1 logic levels.
|
|
|
|
Constraint Details:
|
|
|
|
0.222ns physical path delay SLICE_5 to SLICE_5 meets
|
|
0.118ns M_HLD and
|
|
0.000ns delay constraint requirement (totaling 0.118ns) by 0.104ns
|
|
|
|
Physical Path Details:
|
|
|
|
Data path SLICE_5 to SLICE_5:
|
|
|
|
Name Fanout Delay (ns) Site Resource
|
|
REG_DEL --- 0.164 SLICE_5.CLK to SLICE_5.Q0 SLICE_5 (from clk_c)
|
|
ROUTE 3 e 0.058 SLICE_5.Q0 to SLICE_5.M1 bttn_state_fifo[1] (to clk_c)
|
|
--------
|
|
0.222 (73.9% logic, 26.1% route), 1 logic levels.
|
|
|
|
<A name="mtw1_hold_rs"></A><B><U><big>Report Summary</big></U></B>
|
|
--------------
|
|
----------------------------------------------------------------------------
|
|
Preference(MIN Delays) | Constraint| Actual|Levels
|
|
----------------------------------------------------------------------------
|
|
| | |
|
|
FREQUENCY NET "clk_c" 369.959000 MHz ; | 0.000 ns| 0.104 ns| 1
|
|
| | |
|
|
----------------------------------------------------------------------------
|
|
|
|
|
|
All preferences were met.
|
|
|
|
|
|
<A name="mtw1_hold_clkda"></A><B><U><big>Clock Domains Analysis</big></U></B>
|
|
------------------------
|
|
|
|
Found 1 clocks:
|
|
|
|
Clock Domain: clk_c Source: clk.PAD Loads: 9
|
|
Covered under: FREQUENCY NET "clk_c" 369.959000 MHz ;
|
|
|
|
|
|
<A name="mtw1_hold_ts"></A><B><U><big>Timing summary (Hold):</big></U></B>
|
|
---------------
|
|
|
|
Timing errors: 0 Score: 0
|
|
Cumulative negative slack: 0
|
|
|
|
Constraints cover 68 paths, 1 nets, and 50 connections (7.61% coverage)
|
|
|
|
|
|
|
|
<A name="mtw1_ts"></A><B><U><big>Timing summary (Setup and Hold):</big></U></B>
|
|
---------------
|
|
|
|
Timing errors: 0 (setup), 0 (hold)
|
|
Score: 0 (setup), 0 (hold)
|
|
Cumulative negative slack: 0 (0+0)
|
|
--------------------------------------------------------------------------------
|
|
|
--------------------------------------------------------------------------------
|
--------------------------------------------------------------------------------
|
|
|
|
|
|
|
|
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
<BR>
|
</PRE></FONT>
|
</PRE></FONT>
|
</BODY>
|
</BODY>
|
</HTML>
|
</HTML>
|
|
|