URL
https://opencores.org/ocsvn/socgen/socgen/trunk
Go to most recent revision |
Only display areas with differences |
Details |
Blame |
View Log
Rev 133 |
Rev 134 |
|
|
|
-->
|
|
|
xmlns:spirit="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009"
|
xmlns:spirit="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009"
|
xmlns:socgen="http://opencores.org"
|
xmlns:socgen="http://opencores.org"
|
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
|
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
|
xsi:schemaLocation="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009
|
xsi:schemaLocation="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009
|
http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009/index.xsd">
|
http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009/index.xsd">
|
opencores.org
|
opencores.org
|
fpgas
|
fpgas
|
Nexys2_T6502
|
Nexys2_T6502
|
default_tb
|
default_tb
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
gen_verilog
|
gen_verilog
|
104.0
|
104.0
|
none
|
none
|
common
|
common
|
./tools/verilog/gen_verilog
|
./tools/verilog/gen_verilog
|
|
|
|
|
configuration
|
|
default
|
|
|
|
|
|
destination
|
destination
|
top.T6502_tb
|
Nexys2_T6502_default_tb
|
|
|
|
|
dest_dir
|
|
../verilog
|
|
|
|
|
|
top
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
JTAG_MODEL_DIVCNT 4'h4
|
JTAG_MODEL_DIVCNT 4'h4
|
JTAG_MODEL_SIZE 4
|
JTAG_MODEL_SIZE 4
|
UART_MODEL_CLKCNT 5'b11001
|
UART_MODEL_CLKCNT 5'b11001
|
UART_MODEL_SIZE 5
|
UART_MODEL_SIZE 5
|
PS2_MODEL_CLKCNT 10'h177
|
PS2_MODEL_CLKCNT 10'h177
|
PS2_MODEL_SIZE 10
|
PS2_MODEL_SIZE 10
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
Params
|
Params
|
|
|
|
|
spirit:library="fpgas"
|
spirit:library="fpgas"
|
spirit:name="Nexys2_T6502"
|
spirit:name="Nexys2_T6502"
|
spirit:version="default_dut.params"/>
|
spirit:version="default_dut.params"/>
|
|
|
|
|
|
|
|
|
|
|
|
|
Bfm
|
Bfm
|
|
|
spirit:library="fpgas"
|
spirit:library="fpgas"
|
spirit:name="Nexys2_T6502"
|
spirit:name="Nexys2_T6502"
|
spirit:version="bfm.design"/>
|
spirit:version="bfm.design"/>
|
|
|
|
|
|
|
|
|
|
|
icarus
|
icarus
|
|
|
|
|
spirit:library="Testbench"
|
spirit:library="Testbench"
|
spirit:name="toolflow"
|
spirit:name="toolflow"
|
spirit:version="icarus"/>
|
spirit:version="icarus"/>
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
commoncommon
|
commoncommon
|
Verilog
|
Verilog
|
|
|
|
|
fs-common
|
fs-common
|
|
|
|
|
|
|
|
|
|
|
sim:*Simulation:*
|
sim:*Simulation:*
|
Verilog
|
Verilog
|
|
|
|
|
fs-sim
|
fs-sim
|
|
|
|
|
|
|
|
|
lint:*Lint:*
|
lint:*Lint:*
|
Verilog
|
Verilog
|
|
|
|
|
fs-lint
|
fs-lint
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
fs-common
|
fs-common
|
|
|
|
|
|
|
../verilog/sram.load
|
../verilog/sram.load
|
verilogSourcefragment
|
verilogSourcefragment
|
|
|
|
|
|
|
|
|
|
|
../verilog/tb.ext
|
../verilog/tb.ext
|
verilogSourcefragment
|
verilogSourcefragment
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
fs-sim
|
fs-sim
|
|
|
|
|
|
|
../verilog/common/top.T6502_tb
|
../verilog/common/Nexys2_T6502_default_tb
|
verilogSourcemodule
|
verilogSourcemodule
|
|
|
|
|
|
|
|
|
|
|
|
|
fs-lint
|
|
|
|
|
|
|
|
../verilog/common/top.T6502_tb
|
|
verilogSourcemodule
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
© copyright 1999-2024
OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.