-- megafunction wizard: %RAM: 1-PORT%
|
-- megafunction wizard: %RAM: 1-PORT%
|
-- GENERATION: STANDARD
|
-- GENERATION: STANDARD
|
-- VERSION: WM1.0
|
-- VERSION: WM1.0
|
-- MODULE: altsyncram
|
-- MODULE: altsyncram
|
|
|
-- ============================================================
|
-- ============================================================
|
-- File Name: dataMem.vhd
|
-- File Name: dataMem.vhd
|
-- Megafunction Name(s):
|
-- Megafunction Name(s):
|
-- altsyncram
|
-- altsyncram
|
--
|
--
|
-- Simulation Library Files(s):
|
-- Simulation Library Files(s):
|
-- altera_mf
|
-- altera_mf
|
-- ============================================================
|
-- ============================================================
|
-- ************************************************************
|
-- ************************************************************
|
-- THIS IS A WIZARD-GENERATED FILE. DO NOT EDIT THIS FILE!
|
-- THIS IS A WIZARD-GENERATED FILE. DO NOT EDIT THIS FILE!
|
--
|
--
|
-- 11.0 Build 208 07/03/2011 SP 1 SJ Web Edition
|
-- 11.1 Build 259 01/25/2012 SP 2 SJ Web Edition
|
-- ************************************************************
|
-- ************************************************************
|
|
|
|
|
--Copyright (C) 1991-2011 Altera Corporation
|
--Copyright (C) 1991-2011 Altera Corporation
|
--Your use of Altera Corporation's design tools, logic functions
|
--Your use of Altera Corporation's design tools, logic functions
|
--and other software and tools, and its AMPP partner logic
|
--and other software and tools, and its AMPP partner logic
|
--functions, and any output files from any of the foregoing
|
--functions, and any output files from any of the foregoing
|
--(including device programming or simulation files), and any
|
--(including device programming or simulation files), and any
|
--associated documentation or information are expressly subject
|
--associated documentation or information are expressly subject
|
--to the terms and conditions of the Altera Program License
|
--to the terms and conditions of the Altera Program License
|
--Subscription Agreement, Altera MegaCore Function License
|
--Subscription Agreement, Altera MegaCore Function License
|
--Agreement, or other applicable license agreement, including,
|
--Agreement, or other applicable license agreement, including,
|
--without limitation, that your use is for the sole purpose of
|
--without limitation, that your use is for the sole purpose of
|
--programming logic devices manufactured by Altera and sold by
|
--programming logic devices manufactured by Altera and sold by
|
--Altera or its authorized distributors. Please refer to the
|
--Altera or its authorized distributors. Please refer to the
|
--applicable agreement for further details.
|
--applicable agreement for further details.
|
|
|
|
|
LIBRARY ieee;
|
LIBRARY ieee;
|
USE ieee.std_logic_1164.all;
|
USE ieee.std_logic_1164.all;
|
|
|
LIBRARY altera_mf;
|
LIBRARY altera_mf;
|
USE altera_mf.all;
|
USE altera_mf.all;
|
|
|
ENTITY dataMem IS
|
ENTITY dataMem IS
|
PORT
|
PORT
|
(
|
(
|
address : IN STD_LOGIC_VECTOR (7 DOWNTO 0);
|
address : IN STD_LOGIC_VECTOR (7 DOWNTO 0);
|
data : IN STD_LOGIC_VECTOR (7 DOWNTO 0);
|
data : IN STD_LOGIC_VECTOR (7 DOWNTO 0);
|
inclock : IN STD_LOGIC := '1';
|
inclock : IN STD_LOGIC := '1';
|
outclock : IN STD_LOGIC ;
|
outclock : IN STD_LOGIC ;
|
wren : IN STD_LOGIC ;
|
wren : IN STD_LOGIC ;
|
q : OUT STD_LOGIC_VECTOR (7 DOWNTO 0)
|
q : OUT STD_LOGIC_VECTOR (7 DOWNTO 0)
|
);
|
);
|
END dataMem;
|
END dataMem;
|
|
|
|
|
ARCHITECTURE SYN OF datamem IS
|
ARCHITECTURE SYN OF datamem IS
|
|
|
SIGNAL sub_wire0 : STD_LOGIC_VECTOR (7 DOWNTO 0);
|
SIGNAL sub_wire0 : STD_LOGIC_VECTOR (7 DOWNTO 0);
|
|
|
|
|
|
|
COMPONENT altsyncram
|
COMPONENT altsyncram
|
GENERIC (
|
GENERIC (
|
clock_enable_input_a : STRING;
|
clock_enable_input_a : STRING;
|
clock_enable_output_a : STRING;
|
clock_enable_output_a : STRING;
|
intended_device_family : STRING;
|
intended_device_family : STRING;
|
lpm_type : STRING;
|
lpm_type : STRING;
|
numwords_a : NATURAL;
|
numwords_a : NATURAL;
|
operation_mode : STRING;
|
operation_mode : STRING;
|
outdata_aclr_a : STRING;
|
outdata_aclr_a : STRING;
|
outdata_reg_a : STRING;
|
outdata_reg_a : STRING;
|
power_up_uninitialized : STRING;
|
power_up_uninitialized : STRING;
|
widthad_a : NATURAL;
|
widthad_a : NATURAL;
|
width_a : NATURAL;
|
width_a : NATURAL;
|
width_byteena_a : NATURAL
|
width_byteena_a : NATURAL
|
);
|
);
|
PORT (
|
PORT (
|
address_a : IN STD_LOGIC_VECTOR (7 DOWNTO 0);
|
address_a : IN STD_LOGIC_VECTOR (7 DOWNTO 0);
|
clock0 : IN STD_LOGIC ;
|
clock0 : IN STD_LOGIC ;
|
data_a : IN STD_LOGIC_VECTOR (7 DOWNTO 0);
|
data_a : IN STD_LOGIC_VECTOR (7 DOWNTO 0);
|
wren_a : IN STD_LOGIC ;
|
wren_a : IN STD_LOGIC ;
|
clock1 : IN STD_LOGIC ;
|
clock1 : IN STD_LOGIC ;
|
q_a : OUT STD_LOGIC_VECTOR (7 DOWNTO 0)
|
q_a : OUT STD_LOGIC_VECTOR (7 DOWNTO 0)
|
);
|
);
|
END COMPONENT;
|
END COMPONENT;
|
|
|
BEGIN
|
BEGIN
|
q <= sub_wire0(7 DOWNTO 0);
|
q <= sub_wire0(7 DOWNTO 0);
|
|
|
altsyncram_component : altsyncram
|
altsyncram_component : altsyncram
|
GENERIC MAP (
|
GENERIC MAP (
|
clock_enable_input_a => "BYPASS",
|
clock_enable_input_a => "BYPASS",
|
clock_enable_output_a => "BYPASS",
|
clock_enable_output_a => "BYPASS",
|
intended_device_family => "Cyclone II",
|
intended_device_family => "Cyclone II",
|
lpm_type => "altsyncram",
|
lpm_type => "altsyncram",
|
numwords_a => 256,
|
numwords_a => 256,
|
operation_mode => "SINGLE_PORT",
|
operation_mode => "SINGLE_PORT",
|
outdata_aclr_a => "NONE",
|
outdata_aclr_a => "NONE",
|
outdata_reg_a => "CLOCK1",
|
outdata_reg_a => "CLOCK1",
|
power_up_uninitialized => "FALSE",
|
power_up_uninitialized => "FALSE",
|
widthad_a => 8,
|
widthad_a => 8,
|
width_a => 8,
|
width_a => 8,
|
width_byteena_a => 1
|
width_byteena_a => 1
|
)
|
)
|
PORT MAP (
|
PORT MAP (
|
address_a => address,
|
address_a => address,
|
clock0 => inclock,
|
clock0 => inclock,
|
data_a => data,
|
data_a => data,
|
wren_a => wren,
|
wren_a => wren,
|
clock1 => outclock,
|
clock1 => outclock,
|
q_a => sub_wire0
|
q_a => sub_wire0
|
);
|
);
|
|
|
|
|
|
|
END SYN;
|
END SYN;
|
|
|
-- ============================================================
|
-- ============================================================
|
-- CNX file retrieval info
|
-- CNX file retrieval info
|
-- ============================================================
|
-- ============================================================
|
-- Retrieval info: PRIVATE: ADDRESSSTALL_A NUMERIC "0"
|
-- Retrieval info: PRIVATE: ADDRESSSTALL_A NUMERIC "0"
|
-- Retrieval info: PRIVATE: AclrAddr NUMERIC "0"
|
-- Retrieval info: PRIVATE: AclrAddr NUMERIC "0"
|
-- Retrieval info: PRIVATE: AclrByte NUMERIC "0"
|
-- Retrieval info: PRIVATE: AclrByte NUMERIC "0"
|
-- Retrieval info: PRIVATE: AclrData NUMERIC "0"
|
-- Retrieval info: PRIVATE: AclrData NUMERIC "0"
|
-- Retrieval info: PRIVATE: AclrOutput NUMERIC "0"
|
-- Retrieval info: PRIVATE: AclrOutput NUMERIC "0"
|
-- Retrieval info: PRIVATE: BYTE_ENABLE NUMERIC "0"
|
-- Retrieval info: PRIVATE: BYTE_ENABLE NUMERIC "0"
|
-- Retrieval info: PRIVATE: BYTE_SIZE NUMERIC "8"
|
-- Retrieval info: PRIVATE: BYTE_SIZE NUMERIC "8"
|
-- Retrieval info: PRIVATE: BlankMemory NUMERIC "1"
|
-- Retrieval info: PRIVATE: BlankMemory NUMERIC "1"
|
-- Retrieval info: PRIVATE: CLOCK_ENABLE_INPUT_A NUMERIC "0"
|
-- Retrieval info: PRIVATE: CLOCK_ENABLE_INPUT_A NUMERIC "0"
|
-- Retrieval info: PRIVATE: CLOCK_ENABLE_OUTPUT_A NUMERIC "0"
|
-- Retrieval info: PRIVATE: CLOCK_ENABLE_OUTPUT_A NUMERIC "0"
|
-- Retrieval info: PRIVATE: Clken NUMERIC "0"
|
-- Retrieval info: PRIVATE: Clken NUMERIC "0"
|
-- Retrieval info: PRIVATE: DataBusSeparated NUMERIC "1"
|
-- Retrieval info: PRIVATE: DataBusSeparated NUMERIC "1"
|
-- Retrieval info: PRIVATE: IMPLEMENT_IN_LES NUMERIC "0"
|
-- Retrieval info: PRIVATE: IMPLEMENT_IN_LES NUMERIC "0"
|
-- Retrieval info: PRIVATE: INIT_FILE_LAYOUT STRING "PORT_A"
|
-- Retrieval info: PRIVATE: INIT_FILE_LAYOUT STRING "PORT_A"
|
-- Retrieval info: PRIVATE: INIT_TO_SIM_X NUMERIC "0"
|
-- Retrieval info: PRIVATE: INIT_TO_SIM_X NUMERIC "0"
|
-- Retrieval info: PRIVATE: INTENDED_DEVICE_FAMILY STRING "Cyclone II"
|
-- Retrieval info: PRIVATE: INTENDED_DEVICE_FAMILY STRING "Cyclone II"
|
-- Retrieval info: PRIVATE: JTAG_ENABLED NUMERIC "0"
|
-- Retrieval info: PRIVATE: JTAG_ENABLED NUMERIC "0"
|
-- Retrieval info: PRIVATE: JTAG_ID STRING "NONE"
|
-- Retrieval info: PRIVATE: JTAG_ID STRING "NONE"
|
-- Retrieval info: PRIVATE: MAXIMUM_DEPTH NUMERIC "0"
|
-- Retrieval info: PRIVATE: MAXIMUM_DEPTH NUMERIC "0"
|
-- Retrieval info: PRIVATE: MIFfilename STRING ""
|
-- Retrieval info: PRIVATE: MIFfilename STRING ""
|
-- Retrieval info: PRIVATE: NUMWORDS_A NUMERIC "256"
|
-- Retrieval info: PRIVATE: NUMWORDS_A NUMERIC "256"
|
-- Retrieval info: PRIVATE: RAM_BLOCK_TYPE NUMERIC "0"
|
-- Retrieval info: PRIVATE: RAM_BLOCK_TYPE NUMERIC "0"
|
-- Retrieval info: PRIVATE: READ_DURING_WRITE_MODE_PORT_A NUMERIC "3"
|
-- Retrieval info: PRIVATE: READ_DURING_WRITE_MODE_PORT_A NUMERIC "3"
|
-- Retrieval info: PRIVATE: RegAddr NUMERIC "1"
|
-- Retrieval info: PRIVATE: RegAddr NUMERIC "1"
|
-- Retrieval info: PRIVATE: RegData NUMERIC "1"
|
-- Retrieval info: PRIVATE: RegData NUMERIC "1"
|
-- Retrieval info: PRIVATE: RegOutput NUMERIC "1"
|
-- Retrieval info: PRIVATE: RegOutput NUMERIC "1"
|
-- Retrieval info: PRIVATE: SYNTH_WRAPPER_GEN_POSTFIX STRING "0"
|
-- Retrieval info: PRIVATE: SYNTH_WRAPPER_GEN_POSTFIX STRING "0"
|
-- Retrieval info: PRIVATE: SingleClock NUMERIC "0"
|
-- Retrieval info: PRIVATE: SingleClock NUMERIC "0"
|
-- Retrieval info: PRIVATE: UseDQRAM NUMERIC "1"
|
-- Retrieval info: PRIVATE: UseDQRAM NUMERIC "1"
|
-- Retrieval info: PRIVATE: WRCONTROL_ACLR_A NUMERIC "0"
|
-- Retrieval info: PRIVATE: WRCONTROL_ACLR_A NUMERIC "0"
|
-- Retrieval info: PRIVATE: WidthAddr NUMERIC "8"
|
-- Retrieval info: PRIVATE: WidthAddr NUMERIC "8"
|
-- Retrieval info: PRIVATE: WidthData NUMERIC "8"
|
-- Retrieval info: PRIVATE: WidthData NUMERIC "8"
|
-- Retrieval info: PRIVATE: rden NUMERIC "0"
|
-- Retrieval info: PRIVATE: rden NUMERIC "0"
|
-- Retrieval info: LIBRARY: altera_mf altera_mf.altera_mf_components.all
|
-- Retrieval info: LIBRARY: altera_mf altera_mf.altera_mf_components.all
|
-- Retrieval info: CONSTANT: CLOCK_ENABLE_INPUT_A STRING "BYPASS"
|
-- Retrieval info: CONSTANT: CLOCK_ENABLE_INPUT_A STRING "BYPASS"
|
-- Retrieval info: CONSTANT: CLOCK_ENABLE_OUTPUT_A STRING "BYPASS"
|
-- Retrieval info: CONSTANT: CLOCK_ENABLE_OUTPUT_A STRING "BYPASS"
|
-- Retrieval info: CONSTANT: INTENDED_DEVICE_FAMILY STRING "Cyclone II"
|
-- Retrieval info: CONSTANT: INTENDED_DEVICE_FAMILY STRING "Cyclone II"
|
-- Retrieval info: CONSTANT: LPM_TYPE STRING "altsyncram"
|
-- Retrieval info: CONSTANT: LPM_TYPE STRING "altsyncram"
|
-- Retrieval info: CONSTANT: NUMWORDS_A NUMERIC "256"
|
-- Retrieval info: CONSTANT: NUMWORDS_A NUMERIC "256"
|
-- Retrieval info: CONSTANT: OPERATION_MODE STRING "SINGLE_PORT"
|
-- Retrieval info: CONSTANT: OPERATION_MODE STRING "SINGLE_PORT"
|
-- Retrieval info: CONSTANT: OUTDATA_ACLR_A STRING "NONE"
|
-- Retrieval info: CONSTANT: OUTDATA_ACLR_A STRING "NONE"
|
-- Retrieval info: CONSTANT: OUTDATA_REG_A STRING "CLOCK1"
|
-- Retrieval info: CONSTANT: OUTDATA_REG_A STRING "CLOCK1"
|
-- Retrieval info: CONSTANT: POWER_UP_UNINITIALIZED STRING "FALSE"
|
-- Retrieval info: CONSTANT: POWER_UP_UNINITIALIZED STRING "FALSE"
|
-- Retrieval info: CONSTANT: WIDTHAD_A NUMERIC "8"
|
-- Retrieval info: CONSTANT: WIDTHAD_A NUMERIC "8"
|
-- Retrieval info: CONSTANT: WIDTH_A NUMERIC "8"
|
-- Retrieval info: CONSTANT: WIDTH_A NUMERIC "8"
|
-- Retrieval info: CONSTANT: WIDTH_BYTEENA_A NUMERIC "1"
|
-- Retrieval info: CONSTANT: WIDTH_BYTEENA_A NUMERIC "1"
|
-- Retrieval info: USED_PORT: address 0 0 8 0 INPUT NODEFVAL "address[7..0]"
|
-- Retrieval info: USED_PORT: address 0 0 8 0 INPUT NODEFVAL "address[7..0]"
|
-- Retrieval info: USED_PORT: data 0 0 8 0 INPUT NODEFVAL "data[7..0]"
|
-- Retrieval info: USED_PORT: data 0 0 8 0 INPUT NODEFVAL "data[7..0]"
|
-- Retrieval info: USED_PORT: inclock 0 0 0 0 INPUT VCC "inclock"
|
-- Retrieval info: USED_PORT: inclock 0 0 0 0 INPUT VCC "inclock"
|
-- Retrieval info: USED_PORT: outclock 0 0 0 0 INPUT NODEFVAL "outclock"
|
-- Retrieval info: USED_PORT: outclock 0 0 0 0 INPUT NODEFVAL "outclock"
|
-- Retrieval info: USED_PORT: q 0 0 8 0 OUTPUT NODEFVAL "q[7..0]"
|
-- Retrieval info: USED_PORT: q 0 0 8 0 OUTPUT NODEFVAL "q[7..0]"
|
-- Retrieval info: USED_PORT: wren 0 0 0 0 INPUT NODEFVAL "wren"
|
-- Retrieval info: USED_PORT: wren 0 0 0 0 INPUT NODEFVAL "wren"
|
-- Retrieval info: CONNECT: @address_a 0 0 8 0 address 0 0 8 0
|
-- Retrieval info: CONNECT: @address_a 0 0 8 0 address 0 0 8 0
|
-- Retrieval info: CONNECT: @clock0 0 0 0 0 inclock 0 0 0 0
|
-- Retrieval info: CONNECT: @clock0 0 0 0 0 inclock 0 0 0 0
|
-- Retrieval info: CONNECT: @clock1 0 0 0 0 outclock 0 0 0 0
|
-- Retrieval info: CONNECT: @clock1 0 0 0 0 outclock 0 0 0 0
|
-- Retrieval info: CONNECT: @data_a 0 0 8 0 data 0 0 8 0
|
-- Retrieval info: CONNECT: @data_a 0 0 8 0 data 0 0 8 0
|
-- Retrieval info: CONNECT: @wren_a 0 0 0 0 wren 0 0 0 0
|
-- Retrieval info: CONNECT: @wren_a 0 0 0 0 wren 0 0 0 0
|
-- Retrieval info: CONNECT: q 0 0 8 0 @q_a 0 0 8 0
|
-- Retrieval info: CONNECT: q 0 0 8 0 @q_a 0 0 8 0
|
-- Retrieval info: GEN_FILE: TYPE_NORMAL dataMem.vhd TRUE
|
-- Retrieval info: GEN_FILE: TYPE_NORMAL dataMem.vhd TRUE
|
-- Retrieval info: GEN_FILE: TYPE_NORMAL dataMem.inc FALSE
|
-- Retrieval info: GEN_FILE: TYPE_NORMAL dataMem.inc FALSE
|
-- Retrieval info: GEN_FILE: TYPE_NORMAL dataMem.cmp TRUE
|
-- Retrieval info: GEN_FILE: TYPE_NORMAL dataMem.cmp TRUE
|
-- Retrieval info: GEN_FILE: TYPE_NORMAL dataMem.bsf FALSE
|
-- Retrieval info: GEN_FILE: TYPE_NORMAL dataMem.bsf FALSE
|
-- Retrieval info: GEN_FILE: TYPE_NORMAL dataMem_inst.vhd TRUE
|
-- Retrieval info: GEN_FILE: TYPE_NORMAL dataMem_inst.vhd TRUE
|
-- Retrieval info: LIB_FILE: altera_mf
|
-- Retrieval info: LIB_FILE: altera_mf
|
|
|