OpenCores
URL https://opencores.org/ocsvn/usbhostslave/usbhostslave/trunk

Subversion Repositories usbhostslave

[/] [usbhostslave/] [trunk/] [RTL/] [hostController/] [hctxportarbiter.v] - Diff between revs 37 and 40

Only display areas with differences | Details | Blame | View Log

Rev 37 Rev 40
 
 
// File        : ../RTL/hostController/hctxportarbiter.v
// File        : ../RTL/hostController/hctxportarbiter.v
// Generated   : 11/10/06 05:37:22
// Generated   : 11/10/06 05:37:22
// From        : ../RTL/hostController/hctxportarbiter.asf
// From        : ../RTL/hostController/hctxportarbiter.asf
// By          : FSM2VHDL ver. 5.0.0.9
// By          : FSM2VHDL ver. 5.0.0.9
 
 
//////////////////////////////////////////////////////////////////////
//////////////////////////////////////////////////////////////////////
////                                                              ////
////                                                              ////
//// hctxPortArbiter
//// hctxPortArbiter
////                                                              ////
////                                                              ////
//// This file is part of the usbhostslave opencores effort.
//// This file is part of the usbhostslave opencores effort.
//// http://www.opencores.org/cores/usbhostslave/                 ////
//// http://www.opencores.org/cores/usbhostslave/                 ////
////                                                              ////
////                                                              ////
//// Module Description:                                          ////
//// Module Description:                                          ////
//// 
//// 
////                                                              ////
////                                                              ////
//// To Do:                                                       ////
//// To Do:                                                       ////
//// 
//// 
////                                                              ////
////                                                              ////
//// Author(s):                                                   ////
//// Author(s):                                                   ////
//// - Steve Fielding, sfielding@base2designs.com                 ////
//// - Steve Fielding, sfielding@base2designs.com                 ////
////                                                              ////
////                                                              ////
//////////////////////////////////////////////////////////////////////
//////////////////////////////////////////////////////////////////////
////                                                              ////
////                                                              ////
//// Copyright (C) 2004 Steve Fielding and OPENCORES.ORG          ////
//// Copyright (C) 2004 Steve Fielding and OPENCORES.ORG          ////
////                                                              ////
////                                                              ////
//// This source file may be used and distributed without         ////
//// This source file may be used and distributed without         ////
//// restriction provided that this copyright statement is not    ////
//// restriction provided that this copyright statement is not    ////
//// removed from the file and that any derivative work contains  ////
//// removed from the file and that any derivative work contains  ////
//// the original copyright notice and the associated disclaimer. ////
//// the original copyright notice and the associated disclaimer. ////
////                                                              ////
////                                                              ////
//// This source file is free software; you can redistribute it   ////
//// This source file is free software; you can redistribute it   ////
//// and/or modify it under the terms of the GNU Lesser General   ////
//// and/or modify it under the terms of the GNU Lesser General   ////
//// Public License as published by the Free Software Foundation; ////
//// Public License as published by the Free Software Foundation; ////
//// either version 2.1 of the License, or (at your option) any   ////
//// either version 2.1 of the License, or (at your option) any   ////
//// later version.                                               ////
//// later version.                                               ////
////                                                              ////
////                                                              ////
//// This source is distributed in the hope that it will be       ////
//// This source is distributed in the hope that it will be       ////
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
//// PURPOSE. See the GNU Lesser General Public License for more  ////
//// PURPOSE. See the GNU Lesser General Public License for more  ////
//// details.                                                     ////
//// details.                                                     ////
////                                                              ////
////                                                              ////
//// You should have received a copy of the GNU Lesser General    ////
//// You should have received a copy of the GNU Lesser General    ////
//// Public License along with this source; if not, download it   ////
//// Public License along with this source; if not, download it   ////
//// from http://www.opencores.org/lgpl.shtml                     ////
//// from http://www.opencores.org/lgpl.shtml                     ////
////                                                              ////
////                                                              ////
//////////////////////////////////////////////////////////////////////
//////////////////////////////////////////////////////////////////////
//
//
`include "timescale.v"
`include "timescale.v"
 
 
module HCTxPortArbiter (HCTxPortCntl, HCTxPortData, HCTxPortWEnable, SOFCntlCntl, SOFCntlData, SOFCntlGnt, SOFCntlReq, SOFCntlWEn, clk, directCntlCntl, directCntlData, directCntlGnt, directCntlReq, directCntlWEn, rst, sendPacketCntl, sendPacketData, sendPacketGnt, sendPacketReq, sendPacketWEn);
module HCTxPortArbiter (HCTxPortCntl, HCTxPortData, HCTxPortWEnable, SOFCntlCntl, SOFCntlData, SOFCntlGnt, SOFCntlReq, SOFCntlWEn, clk, directCntlCntl, directCntlData, directCntlGnt, directCntlReq, directCntlWEn, rst, sendPacketCntl, sendPacketData, sendPacketGnt, sendPacketReq, sendPacketWEn);
input   [7:0] SOFCntlCntl;
input   [7:0] SOFCntlCntl;
input   [7:0] SOFCntlData;
input   [7:0] SOFCntlData;
input   SOFCntlReq;
input   SOFCntlReq;
input   SOFCntlWEn;
input   SOFCntlWEn;
input   clk;
input   clk;
input   [7:0] directCntlCntl;
input   [7:0] directCntlCntl;
input   [7:0] directCntlData;
input   [7:0] directCntlData;
input   directCntlReq;
input   directCntlReq;
input   directCntlWEn;
input   directCntlWEn;
input   rst;
input   rst;
input   [7:0] sendPacketCntl;
input   [7:0] sendPacketCntl;
input   [7:0] sendPacketData;
input   [7:0] sendPacketData;
input   sendPacketReq;
input   sendPacketReq;
input   sendPacketWEn;
input   sendPacketWEn;
output  [7:0] HCTxPortCntl;
output  [7:0] HCTxPortCntl;
output  [7:0] HCTxPortData;
output  [7:0] HCTxPortData;
output  HCTxPortWEnable;
output  HCTxPortWEnable;
output  SOFCntlGnt;
output  SOFCntlGnt;
output  directCntlGnt;
output  directCntlGnt;
output  sendPacketGnt;
output  sendPacketGnt;
 
 
reg     [7:0] HCTxPortCntl, next_HCTxPortCntl;
reg     [7:0] HCTxPortCntl, next_HCTxPortCntl;
reg     [7:0] HCTxPortData, next_HCTxPortData;
reg     [7:0] HCTxPortData, next_HCTxPortData;
reg     HCTxPortWEnable, next_HCTxPortWEnable;
reg     HCTxPortWEnable, next_HCTxPortWEnable;
wire    [7:0] SOFCntlCntl;
wire    [7:0] SOFCntlCntl;
wire    [7:0] SOFCntlData;
wire    [7:0] SOFCntlData;
reg     SOFCntlGnt, next_SOFCntlGnt;
reg     SOFCntlGnt, next_SOFCntlGnt;
wire    SOFCntlReq;
wire    SOFCntlReq;
wire    SOFCntlWEn;
wire    SOFCntlWEn;
wire    clk;
wire    clk;
wire    [7:0] directCntlCntl;
wire    [7:0] directCntlCntl;
wire    [7:0] directCntlData;
wire    [7:0] directCntlData;
reg     directCntlGnt, next_directCntlGnt;
reg     directCntlGnt, next_directCntlGnt;
wire    directCntlReq;
wire    directCntlReq;
wire    directCntlWEn;
wire    directCntlWEn;
wire    rst;
wire    rst;
wire    [7:0] sendPacketCntl;
wire    [7:0] sendPacketCntl;
wire    [7:0] sendPacketData;
wire    [7:0] sendPacketData;
reg     sendPacketGnt, next_sendPacketGnt;
reg     sendPacketGnt, next_sendPacketGnt;
wire    sendPacketReq;
wire    sendPacketReq;
wire    sendPacketWEn;
wire    sendPacketWEn;
 
 
 
 
// Constants
// Constants
`define DIRECT_CTRL_MUX 2'b10
`define DIRECT_CTRL_MUX 2'b10
`define SEND_PACKET_MUX 2'b00
`define SEND_PACKET_MUX 2'b00
`define SOF_CTRL_MUX 2'b01
`define SOF_CTRL_MUX 2'b01
// diagram signals declarations
// diagram signals declarations
reg  [1:0]muxCntl, next_muxCntl;
reg  [1:0]muxCntl, next_muxCntl;
 
 
// BINARY ENCODED state machine: HCTxArb
// BINARY ENCODED state machine: HCTxArb
// State codes definitions:
// State codes definitions:
`define START_HARB 3'b000
`define START_HARB 3'b000
`define WAIT_REQ 3'b001
`define WAIT_REQ 3'b001
`define SEND_SOF 3'b010
`define SEND_SOF 3'b010
`define SEND_PACKET 3'b011
`define SEND_PACKET 3'b011
`define DIRECT_CONTROL 3'b100
`define DIRECT_CONTROL 3'b100
 
 
reg [2:0] CurrState_HCTxArb;
reg [2:0] CurrState_HCTxArb;
reg [2:0] NextState_HCTxArb;
reg [2:0] NextState_HCTxArb;
 
 
// Diagram actions (continuous assignments allowed only: assign ...)
// Diagram actions (continuous assignments allowed only: assign ...)
 
 
// SOFController/directContol/sendPacket mux
// SOFController/directContol/sendPacket mux
always @(muxCntl or SOFCntlWEn or SOFCntlData or SOFCntlCntl or
always @(muxCntl or SOFCntlWEn or SOFCntlData or SOFCntlCntl or
                                 directCntlWEn or directCntlData or directCntlCntl or
                                 directCntlWEn or directCntlData or directCntlCntl or
                  directCntlWEn or directCntlData or directCntlCntl or
                  directCntlWEn or directCntlData or directCntlCntl or
                                 sendPacketWEn or sendPacketData or sendPacketCntl)
                                 sendPacketWEn or sendPacketData or sendPacketCntl)
begin
begin
case (muxCntl)
case (muxCntl)
    `SOF_CTRL_MUX :
    `SOF_CTRL_MUX :
    begin
    begin
        HCTxPortWEnable <= SOFCntlWEn;
        HCTxPortWEnable <= SOFCntlWEn;
        HCTxPortData <= SOFCntlData;
        HCTxPortData <= SOFCntlData;
        HCTxPortCntl <= SOFCntlCntl;
        HCTxPortCntl <= SOFCntlCntl;
    end
    end
    `DIRECT_CTRL_MUX :
    `DIRECT_CTRL_MUX :
    begin
    begin
        HCTxPortWEnable <= directCntlWEn;
        HCTxPortWEnable <= directCntlWEn;
        HCTxPortData <= directCntlData;
        HCTxPortData <= directCntlData;
        HCTxPortCntl <= directCntlCntl;
        HCTxPortCntl <= directCntlCntl;
    end
    end
    `SEND_PACKET_MUX :
    `SEND_PACKET_MUX :
    begin
    begin
        HCTxPortWEnable <= sendPacketWEn;
        HCTxPortWEnable <= sendPacketWEn;
        HCTxPortData <= sendPacketData;
        HCTxPortData <= sendPacketData;
        HCTxPortCntl <= sendPacketCntl;
        HCTxPortCntl <= sendPacketCntl;
    end
    end
    default :
    default :
    begin
    begin
        HCTxPortWEnable <= 1'b0;
        HCTxPortWEnable <= 1'b0;
        HCTxPortData <= 8'h00;
        HCTxPortData <= 8'h00;
        HCTxPortCntl <= 8'h00;
        HCTxPortCntl <= 8'h00;
    end
    end
endcase
endcase
end
end
 
 
//--------------------------------------------------------------------
//--------------------------------------------------------------------
// Machine: HCTxArb
// Machine: HCTxArb
//--------------------------------------------------------------------
//--------------------------------------------------------------------
//----------------------------------
//----------------------------------
// Next State Logic (combinatorial)
// Next State Logic (combinatorial)
//----------------------------------
//----------------------------------
always @ (SOFCntlReq or sendPacketReq or directCntlReq or SOFCntlGnt or muxCntl or sendPacketGnt or directCntlGnt or CurrState_HCTxArb)
always @ (SOFCntlReq or sendPacketReq or directCntlReq or SOFCntlGnt or muxCntl or sendPacketGnt or directCntlGnt or CurrState_HCTxArb)
begin : HCTxArb_NextState
begin : HCTxArb_NextState
  NextState_HCTxArb <= CurrState_HCTxArb;
  NextState_HCTxArb <= CurrState_HCTxArb;
  // Set default values for outputs and signals
  // Set default values for outputs and signals
  next_SOFCntlGnt <= SOFCntlGnt;
  next_SOFCntlGnt <= SOFCntlGnt;
  next_muxCntl <= muxCntl;
  next_muxCntl <= muxCntl;
  next_sendPacketGnt <= sendPacketGnt;
  next_sendPacketGnt <= sendPacketGnt;
  next_directCntlGnt <= directCntlGnt;
  next_directCntlGnt <= directCntlGnt;
  case (CurrState_HCTxArb)
  case (CurrState_HCTxArb)
    `START_HARB:
    `START_HARB:
      NextState_HCTxArb <= `WAIT_REQ;
      NextState_HCTxArb <= `WAIT_REQ;
    `WAIT_REQ:
    `WAIT_REQ:
      if (SOFCntlReq == 1'b1)
      if (SOFCntlReq == 1'b1)
      begin
      begin
        NextState_HCTxArb <= `SEND_SOF;
        NextState_HCTxArb <= `SEND_SOF;
        next_SOFCntlGnt <= 1'b1;
        next_SOFCntlGnt <= 1'b1;
        next_muxCntl <= `SOF_CTRL_MUX;
        next_muxCntl <= `SOF_CTRL_MUX;
      end
      end
      else if (sendPacketReq == 1'b1)
      else if (sendPacketReq == 1'b1)
      begin
      begin
        NextState_HCTxArb <= `SEND_PACKET;
        NextState_HCTxArb <= `SEND_PACKET;
        next_sendPacketGnt <= 1'b1;
        next_sendPacketGnt <= 1'b1;
        next_muxCntl <= `SEND_PACKET_MUX;
        next_muxCntl <= `SEND_PACKET_MUX;
      end
      end
      else if (directCntlReq == 1'b1)
      else if (directCntlReq == 1'b1)
      begin
      begin
        NextState_HCTxArb <= `DIRECT_CONTROL;
        NextState_HCTxArb <= `DIRECT_CONTROL;
        next_directCntlGnt <= 1'b1;
        next_directCntlGnt <= 1'b1;
        next_muxCntl <= `DIRECT_CTRL_MUX;
        next_muxCntl <= `DIRECT_CTRL_MUX;
      end
      end
    `SEND_SOF:
    `SEND_SOF:
      if (SOFCntlReq == 1'b0)
      if (SOFCntlReq == 1'b0)
      begin
      begin
        NextState_HCTxArb <= `WAIT_REQ;
        NextState_HCTxArb <= `WAIT_REQ;
        next_SOFCntlGnt <= 1'b0;
        next_SOFCntlGnt <= 1'b0;
      end
      end
    `SEND_PACKET:
    `SEND_PACKET:
      if (sendPacketReq == 1'b0)
      if (sendPacketReq == 1'b0)
      begin
      begin
        NextState_HCTxArb <= `WAIT_REQ;
        NextState_HCTxArb <= `WAIT_REQ;
        next_sendPacketGnt <= 1'b0;
        next_sendPacketGnt <= 1'b0;
      end
      end
    `DIRECT_CONTROL:
    `DIRECT_CONTROL:
      if (directCntlReq == 1'b0)
      if (directCntlReq == 1'b0)
      begin
      begin
        NextState_HCTxArb <= `WAIT_REQ;
        NextState_HCTxArb <= `WAIT_REQ;
        next_directCntlGnt <= 1'b0;
        next_directCntlGnt <= 1'b0;
      end
      end
  endcase
  endcase
end
end
 
 
//----------------------------------
//----------------------------------
// Current State Logic (sequential)
// Current State Logic (sequential)
//----------------------------------
//----------------------------------
always @ (posedge clk)
always @ (posedge clk)
begin : HCTxArb_CurrentState
begin : HCTxArb_CurrentState
  if (rst)
  if (rst)
    CurrState_HCTxArb <= `START_HARB;
    CurrState_HCTxArb <= `START_HARB;
  else
  else
    CurrState_HCTxArb <= NextState_HCTxArb;
    CurrState_HCTxArb <= NextState_HCTxArb;
end
end
 
 
//----------------------------------
//----------------------------------
// Registered outputs logic
// Registered outputs logic
//----------------------------------
//----------------------------------
always @ (posedge clk)
always @ (posedge clk)
begin : HCTxArb_RegOutput
begin : HCTxArb_RegOutput
  if (rst)
  if (rst)
  begin
  begin
    muxCntl <= 2'b00;
    muxCntl <= 2'b00;
    SOFCntlGnt <= 1'b0;
    SOFCntlGnt <= 1'b0;
    sendPacketGnt <= 1'b0;
    sendPacketGnt <= 1'b0;
    directCntlGnt <= 1'b0;
    directCntlGnt <= 1'b0;
  end
  end
  else
  else
  begin
  begin
    muxCntl <= next_muxCntl;
    muxCntl <= next_muxCntl;
    SOFCntlGnt <= next_SOFCntlGnt;
    SOFCntlGnt <= next_SOFCntlGnt;
    sendPacketGnt <= next_sendPacketGnt;
    sendPacketGnt <= next_sendPacketGnt;
    directCntlGnt <= next_directCntlGnt;
    directCntlGnt <= next_directCntlGnt;
  end
  end
end
end
 
 
 
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.