URL
https://opencores.org/ocsvn/8051/8051/trunk
[/] [8051/] [tags/] [rel_12/] [rtl/] [verilog/] [oc8051_psw.v] - Diff between revs 6 and 22
Go to most recent revision |
Show entire file |
Details |
Blame |
View Log
Rev 6 |
Rev 22 |
Line 132... |
Line 132... |
end
|
end
|
|
|
always @(posedge clk or posedge rst)
|
always @(posedge clk or posedge rst)
|
begin
|
begin
|
if (rst) bit_out <= #1 1'b0;
|
if (rst) bit_out <= #1 1'b0;
|
else bit_out <= #1 data_out[rd_addr];
|
else if ((rd_addr==wr_addr[2:0]) & wr & wr_bit) begin
|
|
bit_out <= #1 cy_in;
|
|
end else if ((wr_addr[7:3]==`OC8051_SFR_PSW) & wr & !wr_bit) begin
|
|
bit_out <= #1 data_in[rd_addr];
|
|
end else bit_out <= #1 data_out[rd_addr];
|
end
|
end
|
|
|
endmodule
|
endmodule
|
|
|
No newline at end of file
|
No newline at end of file
|
© copyright 1999-2024
OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.