Line 36... |
Line 36... |
# from http://www.opencores.org/lgpl.shtml //
|
# from http://www.opencores.org/lgpl.shtml //
|
# //
|
# //
|
# ----------------------------------------------------------------
|
# ----------------------------------------------------------------
|
|
|
# System
|
# System
|
verilog work ../../vlog/system/boot_mem.v
|
verilog work ../../vlog/system/boot_mem32.v
|
|
verilog work ../../vlog/system/boot_mem128.v
|
verilog work ../../vlog/system/clocks_resets.v
|
verilog work ../../vlog/system/clocks_resets.v
|
verilog work ../../vlog/system/interrupt_controller.v
|
verilog work ../../vlog/system/interrupt_controller.v
|
verilog work ../../vlog/system/system.v
|
verilog work ../../vlog/system/system.v
|
verilog work ../../vlog/system/test_module.v
|
verilog work ../../vlog/system/test_module.v
|
verilog work ../../vlog/system/timer_module.v
|
verilog work ../../vlog/system/timer_module.v
|
Line 113... |
Line 114... |
verilog work ../../vlog/lib/xs6_addsub_n.v
|
verilog work ../../vlog/lib/xs6_addsub_n.v
|
verilog work ../../vlog/lib/xs6_sram_2048x32_byte_en.v
|
verilog work ../../vlog/lib/xs6_sram_2048x32_byte_en.v
|
verilog work ../../vlog/lib/xs6_sram_256x128_byte_en.v
|
verilog work ../../vlog/lib/xs6_sram_256x128_byte_en.v
|
verilog work ../../vlog/lib/xs6_sram_256x21_line_en.v
|
verilog work ../../vlog/lib/xs6_sram_256x21_line_en.v
|
verilog work ../../vlog/lib/xs6_sram_256x32_byte_en.v
|
verilog work ../../vlog/lib/xs6_sram_256x32_byte_en.v
|
|
verilog work ../../vlog/lib/xs6_sram_512x128_byte_en.v
|
|
|
# Xilinx Spartan-6 DDR3 I/F
|
# Xilinx Spartan-6 DDR3 I/F
|
verilog work ../../vlog/xs6_ddr3/mcb_ddr3.v
|
verilog work ../../vlog/xs6_ddr3/mcb_ddr3.v
|
verilog work ../../vlog/xs6_ddr3/iodrp_controller.v
|
verilog work ../../vlog/xs6_ddr3/iodrp_controller.v
|
verilog work ../../vlog/xs6_ddr3/iodrp_mcb_controller.v
|
verilog work ../../vlog/xs6_ddr3/iodrp_mcb_controller.v
|