OpenCores
URL https://opencores.org/ocsvn/can/can/trunk

Subversion Repositories can

[/] [can/] [tags/] [rel_11/] [rtl/] [verilog/] [can_btl.v] - Diff between revs 100 and 102

Go to most recent revision | Show entire file | Details | Blame | View Log

Rev 100 Rev 102
Line 48... Line 48...
//////////////////////////////////////////////////////////////////////
//////////////////////////////////////////////////////////////////////
//
//
// CVS Revision History
// CVS Revision History
//
//
// $Log: not supported by cvs2svn $
// $Log: not supported by cvs2svn $
 
// Revision 1.21  2003/07/03 09:32:20  mohor
 
// Synchronization changed.
 
//
// Revision 1.20  2003/06/20 14:51:11  mohor
// Revision 1.20  2003/06/20 14:51:11  mohor
// Previous change removed. When resynchronization occurs we go to seg1
// Previous change removed. When resynchronization occurs we go to seg1
// stage. sync stage does not cause another start of seg1 stage.
// stage. sync stage does not cause another start of seg1 stage.
//
//
// Revision 1.19  2003/06/20 14:28:20  mohor
// Revision 1.19  2003/06/20 14:28:20  mohor
Line 127... Line 130...
(
(
  clk,
  clk,
  rst,
  rst,
  rx,
  rx,
 
 
  /* Mode register */
 
  reset_mode,
 
 
 
  /* Bus Timing 0 register */
  /* Bus Timing 0 register */
  baud_r_presc,
  baud_r_presc,
  sync_jump_width,
  sync_jump_width,
 
 
  /* Bus Timing 1 register */
  /* Bus Timing 1 register */
Line 160... Line 160...
 
 
input         clk;
input         clk;
input         rst;
input         rst;
input         rx;
input         rx;
 
 
  /* Mode register */
 
input         reset_mode;
 
 
 
/* Bus Timing 0 register */
/* Bus Timing 0 register */
input   [5:0] baud_r_presc;
input   [5:0] baud_r_presc;
input   [1:0] sync_jump_width;
input   [1:0] sync_jump_width;
 
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.