OpenCores
URL https://opencores.org/ocsvn/can/can/trunk

Subversion Repositories can

[/] [can/] [tags/] [rel_9/] [rtl/] [verilog/] [can_top.v] - Diff between revs 81 and 95

Go to most recent revision | Show entire file | Details | Blame | View Log

Rev 81 Rev 95
Line 48... Line 48...
//////////////////////////////////////////////////////////////////////
//////////////////////////////////////////////////////////////////////
//
//
// CVS Revision History
// CVS Revision History
//
//
// $Log: not supported by cvs2svn $
// $Log: not supported by cvs2svn $
 
// Revision 1.36  2003/06/17 14:30:30  mohor
 
// "chip select" signal cs_can_i is used only when not using WISHBONE
 
// interface.
 
//
// Revision 1.35  2003/06/16 13:57:58  mohor
// Revision 1.35  2003/06/16 13:57:58  mohor
// tx_point generated one clk earlier. rx_i registered. Data corrected when
// tx_point generated one clk earlier. rx_i registered. Data corrected when
// using extended mode.
// using extended mode.
//
//
// Revision 1.34  2003/06/13 15:02:24  mohor
// Revision 1.34  2003/06/13 15:02:24  mohor
Line 651... Line 655...
  /* End: Tx data registers */
  /* End: Tx data registers */
 
 
  /* Tx signal */
  /* Tx signal */
  .tx(tx_out),
  .tx(tx_out),
  .tx_oen(tx_oen)
  .tx_oen(tx_oen)
 
 
 
`ifdef CAN_BIST
 
  ,
 
  /* BIST signals */
 
  .scanb_rst(scanb_rst),
 
  .scanb_clk(scanb_clk),
 
  .scanb_si(scanb_si),
 
  .scanb_so(scanb_so),
 
  .scanb_en(scanb_en)
 
`endif
);
);
 
 
assign tx_o = tx_oen? 1'bz : tx_out;
assign tx_o = tx_oen? 1'bz : tx_out;
 
 
 
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.