Line 3... |
Line 3... |
Loading device for application Rf_Device from file '3s1000.nph' in environment
|
Loading device for application Rf_Device from file '3s1000.nph' in environment
|
C:\Xilinx.
|
C:\Xilinx.
|
"testbench" is an NCD, version 3.1, device xc3s1000, package ft256, speed -4
|
"testbench" is an NCD, version 3.1, device xc3s1000, package ft256, speed -4
|
Opened constraints file testbench.pcf.
|
Opened constraints file testbench.pcf.
|
|
|
Sat Nov 11 00:55:41 2006
|
Wed Nov 15 08:55:02 2006
|
|
|
C:\Xilinx\bin\nt\bitgen.exe -intstyle ise -w -g DebugBitstream:No -g Binary:no -g CRC:Enable -g ConfigRate:6 -g CclkPin:PullNone -g M0Pin:PullNone -g M1Pin:PullNone -g M2Pin:PullNone -g ProgPin:PullNone -g DonePin:PullNone -g TckPin:PullNone -g TdiPin:PullNone -g TdoPin:PullNone -g TmsPin:PullNone -g UnusedPin:PullNone -g UserID:0xFFFFFFFF -g DCMShutdown:Disable -g DCIUpdateMode:AsRequired -g StartUpClk:CClk -g DONE_cycle:4 -g GTS_cycle:5 -g GWE_cycle:6 -g LCK_cycle:NoWait -g Match_cycle:Auto -g Security:None -g DonePipe:No -g DriveDone:No testbench.ncd
|
C:\Xilinx\bin\nt\bitgen.exe -intstyle ise -w -g DebugBitstream:No -g Binary:no -g CRC:Enable -g ConfigRate:6 -g CclkPin:PullNone -g M0Pin:PullNone -g M1Pin:PullNone -g M2Pin:PullNone -g ProgPin:PullNone -g DonePin:PullNone -g TckPin:PullNone -g TdiPin:PullNone -g TdoPin:PullNone -g TmsPin:PullNone -g UnusedPin:PullNone -g UserID:0xFFFFFFFF -g DCMShutdown:Disable -g DCIUpdateMode:AsRequired -g StartUpClk:CClk -g DONE_cycle:4 -g GTS_cycle:5 -g GWE_cycle:6 -g LCK_cycle:NoWait -g Match_cycle:Auto -g Security:None -g DonePipe:No -g DriveDone:No testbench.ncd
|
|
|
Summary of Bitgen Options:
|
Summary of Bitgen Options:
|
+----------------------+----------------------+
|
+----------------------+----------------------+
|
Line 95... |
Line 95... |
+----------------------+----------------------+
|
+----------------------+----------------------+
|
* Default setting.
|
* Default setting.
|
** The specified setting matches the default setting.
|
** The specified setting matches the default setting.
|
|
|
Running DRC.
|
Running DRC.
|
WARNING:PhysDesignRules:372 - Gated clock. Clock net select1/selectb/_and0000 is
|
WARNING:PhysDesignRules:372 - Gated clock. Clock net select1/selectc/_and0000 is
|
sourced by a combinatorial pin. This is not good design practice. Use the CE
|
sourced by a combinatorial pin. This is not good design practice. Use the CE
|
pin to control the loading of data into the flip-flop.
|
pin to control the loading of data into the flip-flop.
|
WARNING:PhysDesignRules:372 - Gated clock. Clock net select1/selecta/_and0000 is
|
WARNING:PhysDesignRules:372 - Gated clock. Clock net select1/selecta/_and0000 is
|
sourced by a combinatorial pin. This is not good design practice. Use the CE
|
sourced by a combinatorial pin. This is not good design practice. Use the CE
|
pin to control the loading of data into the flip-flop.
|
pin to control the loading of data into the flip-flop.
|
WARNING:PhysDesignRules:372 - Gated clock. Clock net select1/selectc/_and0000 is
|
WARNING:PhysDesignRules:372 - Gated clock. Clock net select1/selectd/_and0000 is
|
sourced by a combinatorial pin. This is not good design practice. Use the CE
|
sourced by a combinatorial pin. This is not good design practice. Use the CE
|
pin to control the loading of data into the flip-flop.
|
pin to control the loading of data into the flip-flop.
|
WARNING:PhysDesignRules:372 - Gated clock. Clock net select1/selectd/_and0000 is
|
WARNING:PhysDesignRules:372 - Gated clock. Clock net select1/selectb/_and0000 is
|
sourced by a combinatorial pin. This is not good design practice. Use the CE
|
sourced by a combinatorial pin. This is not good design practice. Use the CE
|
pin to control the loading of data into the flip-flop.
|
pin to control the loading of data into the flip-flop.
|
DRC detected 0 errors and 4 warnings.
|
WARNING:PhysDesignRules:812 - Dangling pin on
|
|
block::
|
|
6A>.
|
|
WARNING:PhysDesignRules:812 - Dangling pin on
|
|
block::
|
|
6A>.
|
|
WARNING:PhysDesignRules:812 - Dangling pin on
|
|
block::
|
|
6A>.
|
|
DRC detected 0 errors and 7 warnings.
|
Creating bit map...
|
Creating bit map...
|
Saving bit stream in "testbench.bit".
|
Saving bit stream in "testbench.bit".
|
Bitstream generation is complete.
|
Bitstream generation is complete.
|