OpenCores
URL https://opencores.org/ocsvn/cpu8080/cpu8080/trunk

Subversion Repositories cpu8080

[/] [cpu8080/] [trunk/] [project/] [testbench.par] - Diff between revs 20 and 24

Go to most recent revision | Show entire file | Details | Blame | View Log

Rev 20 Rev 24
Line 1... Line 1...
Release 8.2.02i par I.33
Release 8.2.02i par I.33
Copyright (c) 1995-2006 Xilinx, Inc.  All rights reserved.
Copyright (c) 1995-2006 Xilinx, Inc.  All rights reserved.
 
 
SCOTT-H-PC::  Wed Nov 15 08:50:34 2006
SCOTT-H-PC::  Thu Nov 16 20:11:54 2006
 
 
par -w -intstyle ise -ol std -t 1 testbench_map.ncd testbench.ncd testbench.pcf
par -w -intstyle ise -ol std -t 1 testbench_map.ncd testbench.ncd testbench.pcf
 
 
 
 
Constraints file: testbench.pcf.
Constraints file: testbench.pcf.
Line 28... Line 28...
   Number of External IOBs            54 out of 173    31%
   Number of External IOBs            54 out of 173    31%
      Number of LOCed IOBs            46 out of 54     85%
      Number of LOCed IOBs            46 out of 54     85%
 
 
   Number of MULT18X18s                2 out of 24      8%
   Number of MULT18X18s                2 out of 24      8%
   Number of RAMB16s                   4 out of 24     16%
   Number of RAMB16s                   4 out of 24     16%
   Number of Slices                 3458 out of 7680   45%
   Number of Slices                 3445 out of 7680   44%
      Number of SLICEMs              958 out of 3840   24%
      Number of SLICEMs              958 out of 3840   24%
 
 
 
 
 
 
Overall effort level (-ol):   Standard
Overall effort level (-ol):   Standard
Line 42... Line 42...
 
 
 
 
Starting Placer
Starting Placer
 
 
Phase 1.1
Phase 1.1
Phase 1.1 (Checksum:9984aa) REAL time: 9 secs
Phase 1.1 (Checksum:99838d) REAL time: 8 secs
 
 
Phase 2.7
Phase 2.7
WARNING:Place:837 - Partially locked IO Bus is found.
WARNING:Place:837 - Partially locked IO Bus is found.
    Following components of the bus are not locked:
    Following components of the bus are not locked:
         Comp: addr<15>
         Comp: addr<15>
         Comp: addr<14>
 
         Comp: addr<13>
WARNING:Place:837 - Partially locked IO Bus is found.
         Comp: addr<12>
    Following components of the bus are not locked:
         Comp: addr<11>
         Comp: diag<6>
         Comp: addr<10>
         Comp: diag<5>
         Comp: addr<9>
         Comp: diag<4>
         Comp: addr<8>
         Comp: diag<3>
 
         Comp: diag<2>
 
         Comp: diag<1>
 
         Comp: diag<0>
 
 
INFO:Place:834 - Only a subset of IOs are locked. Out of 54 IOs, 46 are locked and 8 are not locked. If you would like
INFO:Place:834 - Only a subset of IOs are locked. Out of 54 IOs, 46 are locked and 8 are not locked. If you would like
   to print the names of these IOs, please set the environment variable XIL_PAR_DESIGN_CHECK_VERBOSE to 2 (or more).
   to print the names of these IOs, please set the environment variable XIL_PAR_DESIGN_CHECK_VERBOSE to 2 (or more).
Phase 2.7 (Checksum:1312cfe) REAL time: 10 secs
Phase 2.7 (Checksum:1312cfe) REAL time: 8 secs
 
 
Phase 3.31
Phase 3.31
Phase 3.31 (Checksum:1c9c37d) REAL time: 10 secs
Phase 3.31 (Checksum:1c9c37d) REAL time: 8 secs
 
 
Phase 4.2
Phase 4.2
.....
.....
...................
...................
 
 
 
 
Phase 4.2 (Checksum:98bdc7) REAL time: 18 secs
Phase 4.2 (Checksum:98bdc7) REAL time: 16 secs
 
 
Phase 5.3
Phase 5.3
Phase 5.3 (Checksum:2faf07b) REAL time: 18 secs
Phase 5.3 (Checksum:2faf07b) REAL time: 17 secs
 
 
Phase 6.5
Phase 6.5
Phase 6.5 (Checksum:39386fa) REAL time: 19 secs
Phase 6.5 (Checksum:39386fa) REAL time: 17 secs
 
 
Phase 7.8
Phase 7.8
.....................................................
......................................................................................................................................................................................
.....................................
.........
...............................................................................................................................................................................
.......................................................................................................................................................
.......
..........
.......
............
.....
.......................
Phase 7.8 (Checksum:1191c59) REAL time: 2 mins 2 secs
Phase 7.8 (Checksum:124efe7) REAL time: 1 mins 42 secs
 
 
Phase 8.5
Phase 8.5
Phase 8.5 (Checksum:4c4b3f8) REAL time: 2 mins 2 secs
Phase 8.5 (Checksum:4c4b3f8) REAL time: 1 mins 42 secs
 
 
Phase 9.18
Phase 9.18
Phase 9.18 (Checksum:55d4a77) REAL time: 2 mins 53 secs
Phase 9.18 (Checksum:55d4a77) REAL time: 2 mins 44 secs
 
 
Phase 10.5
Phase 10.5
Phase 10.5 (Checksum:5f5e0f6) REAL time: 2 mins 53 secs
Phase 10.5 (Checksum:5f5e0f6) REAL time: 2 mins 44 secs
 
 
Writing design to file testbench.ncd
Writing design to file testbench.ncd
 
 
 
 
Total REAL time to Placer completion: 2 mins 57 secs
Total REAL time to Placer completion: 2 mins 48 secs
Total CPU time to Placer completion: 2 mins 51 secs
Total CPU time to Placer completion: 2 mins 42 secs
 
 
Starting Router
Starting Router
 
 
Phase 1: 27686 unrouted;       REAL time: 2 mins 57 secs
Phase 1: 27650 unrouted;       REAL time: 2 mins 49 secs
 
 
Phase 2: 26061 unrouted;       REAL time: 3 mins 6 secs
Phase 2: 26038 unrouted;       REAL time: 2 mins 57 secs
 
 
Phase 3: 8086 unrouted;       REAL time: 3 mins 13 secs
Phase 3: 8278 unrouted;       REAL time: 3 mins 4 secs
 
 
Phase 4: 8086 unrouted; (44628)      REAL time: 3 mins 13 secs
Phase 4: 8278 unrouted; (42106)      REAL time: 3 mins 4 secs
 
 
Phase 5: 8305 unrouted; (0)      REAL time: 3 mins 17 secs
Phase 5: 8305 unrouted; (0)      REAL time: 3 mins 7 secs
 
 
Phase 6: 0 unrouted; (12079)      REAL time: 3 mins 42 secs
Phase 6: 0 unrouted; (8000)      REAL time: 3 mins 44 secs
 
 
Phase 7: 0 unrouted; (12079)      REAL time: 3 mins 45 secs
Phase 7: 0 unrouted; (8000)      REAL time: 3 mins 47 secs
 
 
Phase 8: 0 unrouted; (3768)      REAL time: 4 mins
Phase 8: 0 unrouted; (5730)      REAL time: 4 mins
 
 
Phase 9: 0 unrouted; (3768)      REAL time: 4 mins 2 secs
Phase 9: 0 unrouted; (5730)      REAL time: 4 mins 9 secs
 
 
WARNING:Route:447 - CLK Net:reset_n_BUFGP may have excessive skew because
WARNING:Route:447 - CLK Net:reset_n_BUFGP may have excessive skew because
   463 NON-CLK pins failed to route using a CLK template.
   462 NON-CLK pins failed to route using a CLK template.
 
 
Total REAL time to Router completion: 4 mins 2 secs
Total REAL time to Router completion: 4 mins 9 secs
Total CPU time to Router completion: 3 mins 57 secs
Total CPU time to Router completion: 3 mins 57 secs
 
 
Partition Implementation Status
Partition Implementation Status
-------------------------------
-------------------------------
 
 
Line 142... Line 145...
**************************
**************************
 
 
+---------------------+--------------+------+------+------------+-------------+
+---------------------+--------------+------+------+------------+-------------+
|        Clock Net    |   Resource   |Locked|Fanout|Net Skew(ns)|Max Delay(ns)|
|        Clock Net    |   Resource   |Locked|Fanout|Net Skew(ns)|Max Delay(ns)|
+---------------------+--------------+------+------+------------+-------------+
+---------------------+--------------+------+------+------------+-------------+
|         clock_BUFGP |      BUFGMUX3| No   | 1384 |  0.436     |  1.139      |
|         clock_BUFGP |      BUFGMUX3| No   | 1382 |  0.433     |  1.139      |
+---------------------+--------------+------+------+------------+-------------+
+---------------------+--------------+------+------+------------+-------------+
|       reset_n_BUFGP |      BUFGMUX5| No   |  479 |  0.196     |  0.916      |
|       reset_n_BUFGP |      BUFGMUX5| No   |  478 |  0.155     |  1.085      |
+---------------------+--------------+------+------+------------+-------------+
+---------------------+--------------+------+------+------------+-------------+
|select1/selectc/_and |              |      |      |            |             |
|select1/selectc/_and |              |      |      |            |             |
|                0000 |         Local|      |    7 |  0.008     |  2.121      |
|                0000 |         Local|      |    7 |  0.156     |  3.257      |
+---------------------+--------------+------+------+------------+-------------+
+---------------------+--------------+------+------+------------+-------------+
|select1/selecta/_and |              |      |      |            |             |
|select1/selecta/_and |              |      |      |            |             |
|                0000 |         Local|      |    7 |  0.038     |  2.244      |
|                0000 |         Local|      |    7 |  0.085     |  2.938      |
+---------------------+--------------+------+------+------------+-------------+
+---------------------+--------------+------+------+------------+-------------+
|select1/selectd/_and |              |      |      |            |             |
|select1/selectd/_and |              |      |      |            |             |
|                0000 |         Local|      |    7 |  0.083     |  2.850      |
|                0000 |         Local|      |    7 |  0.131     |  2.884      |
+---------------------+--------------+------+------+------------+-------------+
+---------------------+--------------+------+------+------------+-------------+
|select1/selectb/_and |              |      |      |            |             |
|select1/selectb/_and |              |      |      |            |             |
|                0000 |         Local|      |    7 |  0.061     |  2.289      |
|                0000 |         Local|      |    7 |  0.079     |  2.261      |
+---------------------+--------------+------+------+------------+-------------+
+---------------------+--------------+------+------+------------+-------------+
 
 
* Net Skew is the difference between the minimum and maximum routing
* Net Skew is the difference between the minimum and maximum routing
only delays for the net. Note this is different from Clock Skew which
only delays for the net. Note this is different from Clock Skew which
is reported in TRCE timing report. Clock Skew is the difference between
is reported in TRCE timing report. Clock Skew is the difference between
Line 170... Line 173...
   The Delay Summary Report
   The Delay Summary Report
 
 
 
 
The NUMBER OF SIGNALS NOT COMPLETELY ROUTED for this design is: 0
The NUMBER OF SIGNALS NOT COMPLETELY ROUTED for this design is: 0
 
 
   The AVERAGE CONNECTION DELAY for this design is:        2.329
   The AVERAGE CONNECTION DELAY for this design is:        2.351
   The MAXIMUM PIN DELAY IS:                              10.680
   The MAXIMUM PIN DELAY IS:                               9.448
   The AVERAGE CONNECTION DELAY on the 10 WORST NETS is:   9.230
   The AVERAGE CONNECTION DELAY on the 10 WORST NETS is:   8.536
 
 
   Listing Pin Delays by value: (nsec)
   Listing Pin Delays by value: (nsec)
 
 
    d < 2.00   < d < 4.00  < d < 6.00  < d < 8.00  < d < 11.00  d >= 11.00
    d < 2.00   < d < 4.00  < d < 6.00  < d < 8.00  < d < 10.00  d >= 10.00
   ---------   ---------   ---------   ---------   ---------   ---------
   ---------   ---------   ---------   ---------   ---------   ---------
       14637        7957        4563         746          81           0
       14494        8705        3462        1202          93           0
 
 
Timing Score: 0
Timing Score: 0
 
 
Asterisk (*) preceding a constraint indicates it was not met.
Asterisk (*) preceding a constraint indicates it was not met.
   This may be due to a setup or hold violation.
   This may be due to a setup or hold violation.
 
 
------------------------------------------------------------------------------------------------------
------------------------------------------------------------------------------------------------------
  Constraint                                | Requested  | Actual     | Logic  | Absolute   |Number of
  Constraint                                | Requested  | Actual     | Logic  | Absolute   |Number of
                                            |            |            | Levels | Slack      |errors
                                            |            |            | Levels | Slack      |errors
------------------------------------------------------------------------------------------------------
------------------------------------------------------------------------------------------------------
  Autotimespec constraint for clock net clo | N/A        | 19.923ns   | 9      | N/A        | N/A
  Autotimespec constraint for clock net clo | N/A        | 20.711ns   | 4      | N/A        | N/A
  ck_BUFGP                                  |            |            |        |            |
  ck_BUFGP                                  |            |            |        |            |
------------------------------------------------------------------------------------------------------
------------------------------------------------------------------------------------------------------
 
 
 
 
All constraints were met.
All constraints were met.
Line 203... Line 206...
 
 
Generating Pad Report.
Generating Pad Report.
 
 
All signals are completely routed.
All signals are completely routed.
 
 
Total REAL time to PAR completion: 4 mins 9 secs
Total REAL time to PAR completion: 4 mins 20 secs
Total CPU time to PAR completion: 4 mins 2 secs
Total CPU time to PAR completion: 4 mins 2 secs
 
 
Peak Memory Usage:  282 MB
Peak Memory Usage:  283 MB
 
 
Placement: Completed - No errors found.
Placement: Completed - No errors found.
Routing: Completed - No errors found.
Routing: Completed - No errors found.
 
 
Number of error messages: 0
Number of error messages: 0
Number of warning messages: 2
Number of warning messages: 3
Number of info messages: 2
Number of info messages: 2
 
 
Writing design to file testbench.ncd
Writing design to file testbench.ncd
 
 
 
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.