OpenCores
URL https://opencores.org/ocsvn/dbg_interface/dbg_interface/trunk

Subversion Repositories dbg_interface

[/] [dbg_interface/] [trunk/] [sim/] [rtl_sim/] [run/] [wave.do] - Diff between revs 102 and 139

Go to most recent revision | Show entire file | Details | Blame | View Log

Rev 102 Rev 139
Line 115... Line 115...
define variable nofilenames
define variable nofilenames
define variable nofullpathfilenames
define variable nofullpathfilenames
include bookmark with filenames
include bookmark with filenames
include scope history without filenames
include scope history without filenames
define waveform window listpane 5.97
define waveform window listpane 5.97
define waveform window namepane 13.98
define waveform window namepane 14.99
define multivalueindication
define multivalueindication
define pattern curpos dot
define pattern curpos dot
define pattern cursor1 dot
define pattern cursor1 dot
define pattern cursor2 dot
define pattern cursor2 dot
define pattern marker dot
define pattern marker dot
Line 147... Line 147...
define waveform window wavespace 6
define waveform window wavespace 6
define web browser command netscape
define web browser command netscape
define zoom outfull on initial add off
define zoom outfull on initial add off
add group \
add group \
    tap_top \
    tap_top \
      dbg_tb.debug_wishbone_set_addr.i's \
 
      dbg_tb.i_tap_top.tck_pad_i \
      dbg_tb.i_tap_top.tck_pad_i \
      dbg_tb.i_tap_top.tms_pad_i \
      dbg_tb.i_tap_top.tms_pad_i \
      dbg_tb.i_tap_top.tdi_pad_i \
      dbg_tb.i_tap_top.tdi_pad_i \
      dbg_tb.i_tap_top.tms_reset \
      dbg_tb.i_tap_top.tms_reset \
      dbg_tb.i_tap_top.tdo_pad_o \
      dbg_tb.i_tap_top.tdo_pad_o \
Line 159... Line 158...
      dbg_tb.i_tap_top.idcode_tdo \
      dbg_tb.i_tap_top.idcode_tdo \
      dbg_tb.i_tap_top.test_logic_reset \
      dbg_tb.i_tap_top.test_logic_reset \
      dbg_tb.i_tap_top.run_test_idle \
      dbg_tb.i_tap_top.run_test_idle \
      dbg_tb.i_tap_top.select_dr_scan \
      dbg_tb.i_tap_top.select_dr_scan \
      dbg_tb.i_tap_top.capture_dr \
      dbg_tb.i_tap_top.capture_dr \
 
      dbg_tb.i_tap_top.tck_pad_i \
 
      dbg_tb.i_tap_top.tms_pad_i \
 
      dbg_tb.i_tap_top.tdi_pad_i \
 
      dbg_tb.i_tap_top.tms_reset \
 
      dbg_tb.i_tap_top.tdo_pad_o \
 
      dbg_tb.i_tap_top.tdo_padoe_o \
 
      dbg_tb.i_tap_top.idcode_tdo \
 
      dbg_tb.i_tap_top.test_logic_reset \
 
      dbg_tb.i_tap_top.run_test_idle \
 
      dbg_tb.i_tap_top.select_dr_scan \
 
      dbg_tb.i_tap_top.capture_dr \
 
      dbg_tb.i_tap_top.shift_dr \
 
      dbg_tb.i_tap_top.exit1_dr \
 
      dbg_tb.i_tap_top.pause_dr \
 
      dbg_tb.i_tap_top.exit2_dr \
 
      dbg_tb.i_tap_top.update_dr \
 
      dbg_tb.i_tap_top.select_ir_scan \
 
      dbg_tb.i_tap_top.capture_ir \
 
      dbg_tb.i_tap_top.shift_ir \
 
      dbg_tb.i_tap_top.exit1_ir \
 
      dbg_tb.i_tap_top.pause_ir \
 
      dbg_tb.i_tap_top.exit2_ir \
 
      dbg_tb.i_tap_top.update_ir \
 
      dbg_tb.i_tap_top.bypass_reg \
 
      dbg_tb.i_tap_top.bypass_select \
 
      dbg_tb.i_tap_top.bypassed_tdo \
 
      dbg_tb.i_tap_top.debug_select \
 
      dbg_tb.i_tap_top.extest_select \
 
      dbg_tb.i_tap_top.idcode_reg[31:0]'h \
 
      dbg_tb.i_tap_top.idcode_select \
 
      dbg_tb.i_tap_top.idcode_tdo \
 
      dbg_tb.i_tap_top.instruction_tdo \
 
      dbg_tb.i_tap_top.jtag_ir[3:0]'h \
 
      dbg_tb.i_tap_top.latched_jtag_ir[3:0]'h \
 
      dbg_tb.i_tap_top.mbist_select \
 
      dbg_tb.i_tap_top.sample_preload_select \
 
      dbg_tb.i_tap_top.trst_pad_i \
 
      dbg_tb.i_tap_top.tck_pad_i \
      dbg_tb.i_tap_top.shift_dr \
      dbg_tb.i_tap_top.shift_dr \
      dbg_tb.i_tap_top.exit1_dr \
      dbg_tb.i_tap_top.exit1_dr \
      dbg_tb.i_tap_top.pause_dr \
      dbg_tb.i_tap_top.pause_dr \
      dbg_tb.i_tap_top.exit2_dr \
      dbg_tb.i_tap_top.exit2_dr \
      dbg_tb.i_tap_top.update_dr \
      dbg_tb.i_tap_top.update_dr \
Line 189... Line 226...
      dbg_tb.i_tap_top.trst_pad_i \
      dbg_tb.i_tap_top.trst_pad_i \
      dbg_tb.i_tap_top.tck_pad_i \
      dbg_tb.i_tap_top.tck_pad_i \
 
 
add group \
add group \
    dbg_top \
    dbg_top \
      dbg_tb.i_dbg_top.current_on_tdo[799:0]'a \
      dbg_tb.test_text[199:0]'a \
      dbg_tb.i_dbg_top.chain_select \
 
      dbg_tb.i_dbg_top.chain_select_error \
 
      dbg_tb.i_dbg_top.chain_select \
 
      dbg_tb.i_dbg_top.crc_cnt_end \
      dbg_tb.i_dbg_top.crc_cnt_end \
      dbg_tb.i_dbg_top.crc_cnt_end_q \
      dbg_tb.i_dbg_top.crc_cnt_end_q \
      dbg_tb.i_dbg_top.crc_cnt_end_q2 \
 
      dbg_tb.i_dbg_top.data_cnt[2:0]'h \
      dbg_tb.i_dbg_top.data_cnt[2:0]'h \
      dbg_tb.i_dbg_top.data_cnt_end \
      dbg_tb.i_dbg_top.data_cnt_end \
      dbg_tb.i_dbg_top.crc_cnt[5:0]'h \
      dbg_tb.i_dbg_top.crc_cnt[5:0]'h \
      dbg_tb.i_dbg_top.crc_cnt_end \
      dbg_tb.i_dbg_top.crc_cnt_end \
      dbg_tb.i_dbg_top.crc_match \
      dbg_tb.i_dbg_top.crc_match \
 
      dbg_tb.i_dbg_top.debug_select_i \
 
      dbg_tb.i_dbg_top.module_select \
 
      dbg_tb.i_dbg_top.cpu_debug_module \
 
      dbg_tb.i_dbg_top.shift_dr_i \
 
      dbg_tb.i_dbg_top.status_cnt[2:0]'h \
 
      dbg_tb.i_dbg_top.status_cnt_end \
 
      dbg_tb.i_dbg_top.tck_i \
 
      dbg_tb.i_dbg_top.tdi_i \
 
      dbg_tb.i_dbg_top.tdo_o \
 
      dbg_tb.i_dbg_top.tdo_module_select \
 
      dbg_tb.i_dbg_top.update_dr_i \
 
      dbg_tb.i_dbg_top.crc_en \
 
      dbg_tb.i_dbg_top.crc_en_dbg \
 
      dbg_tb.i_dbg_top.crc_en_wb \
 
      dbg_tb.status[3:0]'h \
 
      dbg_tb.crc_match_in \
 
      dbg_tb.test_text[199:0]'a \
 
      dbg_tb.i_dbg_top.crc_cnt_end \
 
      dbg_tb.i_dbg_top.crc_cnt_end_q \
 
      dbg_tb.i_dbg_top.data_cnt[2:0]'h \
      dbg_tb.i_dbg_top.data_cnt_end \
      dbg_tb.i_dbg_top.data_cnt_end \
 
      dbg_tb.i_dbg_top.crc_cnt[5:0]'h \
 
      dbg_tb.i_dbg_top.crc_cnt_end \
 
      dbg_tb.i_dbg_top.crc_match \
      dbg_tb.i_dbg_top.debug_select_i \
      dbg_tb.i_dbg_top.debug_select_i \
 
      dbg_tb.i_dbg_top.module_select \
 
      dbg_tb.i_dbg_top.cpu_debug_module \
      dbg_tb.i_dbg_top.shift_dr_i \
      dbg_tb.i_dbg_top.shift_dr_i \
      dbg_tb.i_dbg_top.status_cnt[2:0]'h \
      dbg_tb.i_dbg_top.status_cnt[2:0]'h \
      dbg_tb.i_dbg_top.status_cnt_end \
      dbg_tb.i_dbg_top.status_cnt_end \
      dbg_tb.i_dbg_top.tck_i \
      dbg_tb.i_dbg_top.tck_i \
      dbg_tb.i_dbg_top.tdi_i \
      dbg_tb.i_dbg_top.tdi_i \
      dbg_tb.i_dbg_top.tdo_o \
      dbg_tb.i_dbg_top.tdo_o \
 
      dbg_tb.i_dbg_top.tdo_module_select \
      dbg_tb.i_dbg_top.update_dr_i \
      dbg_tb.i_dbg_top.update_dr_i \
      dbg_tb.i_dbg_top.wishbone_scan_chain \
 
      dbg_tb.i_dbg_top.wishbone_ce \
 
      dbg_tb.i_dbg_top.crc_en \
      dbg_tb.i_dbg_top.crc_en \
      dbg_tb.i_dbg_top.crc_en_dbg \
      dbg_tb.i_dbg_top.crc_en_dbg \
      dbg_tb.i_dbg_top.crc_en_wb \
      dbg_tb.i_dbg_top.crc_en_wb \
 
      dbg_tb.status[3:0]'h \
 
      dbg_tb.crc_match_in \
 
 
add group \
add group \
    crc_out \
    crc_out \
      dbg_tb.i_dbg_top.i_dbg_crc32_d1_out.clk \
      dbg_tb.i_dbg_top.i_dbg_crc32_d1_out.clk \
      dbg_tb.i_dbg_top.i_dbg_crc32_d1_out.crc[31:0]'h \
      dbg_tb.i_dbg_top.i_dbg_crc32_d1_out.crc[31:0]'h \
Line 228... Line 287...
      dbg_tb.i_dbg_top.i_dbg_crc32_d1_out.enable \
      dbg_tb.i_dbg_top.i_dbg_crc32_d1_out.enable \
      dbg_tb.i_dbg_top.i_dbg_crc32_d1_out.shift \
      dbg_tb.i_dbg_top.i_dbg_crc32_d1_out.shift \
      dbg_tb.i_dbg_top.i_dbg_crc32_d1_out.new_crc[31:0]'h \
      dbg_tb.i_dbg_top.i_dbg_crc32_d1_out.new_crc[31:0]'h \
      dbg_tb.i_dbg_top.i_dbg_crc32_d1_out.rst \
      dbg_tb.i_dbg_top.i_dbg_crc32_d1_out.rst \
      dbg_tb.i_dbg_top.i_dbg_crc32_d1_out.sync_rst \
      dbg_tb.i_dbg_top.i_dbg_crc32_d1_out.sync_rst \
 
      dbg_tb.i_dbg_top.i_dbg_crc32_d1_out.clk \
 
      dbg_tb.i_dbg_top.i_dbg_crc32_d1_out.crc[31:0]'h \
 
      dbg_tb.i_dbg_top.i_dbg_crc32_d1_out.crc_match \
 
      dbg_tb.i_dbg_top.i_dbg_crc32_d1_out.crc_out \
 
      dbg_tb.i_dbg_top.i_dbg_crc32_d1_out.data \
 
      dbg_tb.i_dbg_top.i_dbg_crc32_d1_out.enable \
 
      dbg_tb.i_dbg_top.i_dbg_crc32_d1_out.shift \
 
      dbg_tb.i_dbg_top.i_dbg_crc32_d1_out.new_crc[31:0]'h \
 
      dbg_tb.i_dbg_top.i_dbg_crc32_d1_out.rst \
 
      dbg_tb.i_dbg_top.i_dbg_crc32_d1_out.sync_rst \
 
 
add group \
add group \
    crc_in \
    crc_in \
      dbg_tb.i_dbg_top.i_dbg_crc32_d1_in.clk \
      dbg_tb.i_dbg_top.i_dbg_crc32_d1_in.clk \
      dbg_tb.i_dbg_top.i_dbg_crc32_d1_in.crc_match \
      dbg_tb.i_dbg_top.i_dbg_crc32_d1_in.crc_match \
Line 240... Line 309...
      dbg_tb.i_dbg_top.i_dbg_crc32_d1_in.new_crc[31:0]'h \
      dbg_tb.i_dbg_top.i_dbg_crc32_d1_in.new_crc[31:0]'h \
      dbg_tb.i_dbg_top.i_dbg_crc32_d1_in.rst \
      dbg_tb.i_dbg_top.i_dbg_crc32_d1_in.rst \
      dbg_tb.i_dbg_top.i_dbg_crc32_d1_in.shift \
      dbg_tb.i_dbg_top.i_dbg_crc32_d1_in.shift \
      dbg_tb.i_dbg_top.i_dbg_crc32_d1_in.sync_rst \
      dbg_tb.i_dbg_top.i_dbg_crc32_d1_in.sync_rst \
      dbg_tb.i_dbg_top.i_dbg_crc32_d1_in.crc[31:0]'h \
      dbg_tb.i_dbg_top.i_dbg_crc32_d1_in.crc[31:0]'h \
 
      dbg_tb.i_dbg_top.i_dbg_crc32_d1_in.clk \
 
      dbg_tb.i_dbg_top.i_dbg_crc32_d1_in.crc_match \
 
      dbg_tb.i_dbg_top.i_dbg_crc32_d1_in.data \
 
      dbg_tb.i_dbg_top.i_dbg_crc32_d1_in.enable \
 
      dbg_tb.i_dbg_top.i_dbg_crc32_d1_in.new_crc[31:0]'h \
 
      dbg_tb.i_dbg_top.i_dbg_crc32_d1_in.rst \
 
      dbg_tb.i_dbg_top.i_dbg_crc32_d1_in.shift \
 
      dbg_tb.i_dbg_top.i_dbg_crc32_d1_in.sync_rst \
 
      dbg_tb.i_dbg_top.i_dbg_crc32_d1_in.crc[31:0]'h \
 
 
add group \
add group \
    tttmp \
    cpu_module \
      dbg_tb.i_dbg_top.i_dbg_wb.cmd_cnt[1:0]'h \
 
      dbg_tb.i_dbg_top.i_dbg_wb.cmd_cnt_end \
 
      dbg_tb.i_dbg_top.i_dbg_wb.data_cnt[5:0]'d \
 
      dbg_tb.i_dbg_top.i_dbg_wb.data_cnt_end \
 
      dbg_tb.i_dbg_top.i_dbg_wb.crc_cnt[5:0]'d \
 
      dbg_tb.i_dbg_top.i_dbg_wb.crc_cnt_end \
 
 
 
add group \
 
    wishbone \
 
      dbg_tb.i_dbg_top.tdi_i \
 
      dbg_tb.test_text[99:0]'a \
 
      dbg_tb.i_dbg_top.i_dbg_wb.len[15:0]'d \
 
      dbg_tb.i_dbg_top.i_dbg_wb.adr[31:0]'h \
 
      dbg_tb.i_dbg_top.i_dbg_wb.cmd[2:0]'h \
 
      dbg_tb.i_dbg_top.i_dbg_wb.cmd_old[2:0]'h \
 
      dbg_tb.i_dbg_top.i_dbg_wb.enable \
 
      dbg_tb.i_dbg_top.i_dbg_wb.cmd_cnt[1:0]'h \
 
      dbg_tb.i_dbg_top.i_dbg_wb.addr_len_cnt[5:0]'d \
 
      dbg_tb.i_dbg_top.i_dbg_wb.addr_len_cnt_end \
 
      dbg_tb.i_dbg_top.i_dbg_wb.data_cnt[18:0]'d \
 
      dbg_tb.i_dbg_top.i_dbg_wb.data_cnt_end \
 
      dbg_tb.i_dbg_top.i_dbg_wb.crc_cnt[5:0]'d \
 
      dbg_tb.i_dbg_top.i_dbg_wb.crc_cnt_end \
 
      dbg_tb.i_dbg_top.i_dbg_wb.write_cycle \
 
      dbg_tb.i_dbg_top.i_dbg_wb.read_cycle \
 
      dbg_tb.i_dbg_top.i_dbg_wb.len[15:0]'h \
 
      dbg_tb.i_dbg_top.i_dbg_wb.pause_dr_i \
 
      dbg_tb.i_dbg_top.i_dbg_wb.cmd_cnt_end \
 
      dbg_tb.i_dbg_top.i_dbg_wb.data_cnt_end \
 
      dbg_tb.i_dbg_top.i_dbg_wb.addr_len_cnt_end \
 
      dbg_tb.i_dbg_top.i_dbg_wb.data_cnt_end \
 
      dbg_tb.i_dbg_top.i_dbg_wb.shift_dr_i \
 
      dbg_tb.i_dbg_top.i_dbg_wb.wb_error_tck \
 
      dbg_tb.i_dbg_top.i_dbg_wb.status[3:0]'h \
 
      dbg_tb.i_dbg_top.i_dbg_wb.status_cnt_end \
 
      dbg_tb.i_dbg_top.i_dbg_wb.status_reset_en \
 
      dbg_tb.i_dbg_top.i_dbg_wb.cmd[2:0]'h \
 
      dbg_tb.i_dbg_top.i_dbg_wb.cmd[2:0]'h \
 
      dbg_tb.i_dbg_top.i_dbg_wb.len[15:0]'h \
 
      dbg_tb.i_dbg_top.i_dbg_wb.adr[31:0]'h \
 
      dbg_tb.i_dbg_top.i_dbg_wb.dr[50:0]'h \
 
      dbg_tb.i_dbg_top.i_dbg_wb.addr_len_cnt_limit[5:0]'d \
 
      dbg_tb.i_dbg_top.i_dbg_wb.byte \
 
      dbg_tb.i_dbg_top.i_dbg_wb.half \
 
      dbg_tb.i_dbg_top.i_dbg_wb.long \
 
      dbg_tb.i_dbg_top.i_dbg_wb.start_wr_tck \
 
      dbg_tb.i_dbg_top.i_dbg_wb.cmd[2:0]'h \
 
      dbg_tb.i_dbg_top.i_dbg_wb.data_cnt_limit[18:0]'d \
 
      dbg_tb.i_dbg_top.i_dbg_wb.dr[50:0]'h \
 
      dbg_tb.i_dbg_top.i_dbg_wb.cmd_cnt_end \
 
      dbg_tb.i_dbg_top.i_dbg_wb.crc_cnt_end \
 
      dbg_tb.i_dbg_top.i_dbg_wb.wb_error \
 
      dbg_tb.i_dbg_top.i_dbg_wb.wb_error_sync \
 
      dbg_tb.i_dbg_top.i_dbg_wb.wb_error_tck \
 
      dbg_tb.i_dbg_top.i_dbg_wb.status_reset_en \
 
      dbg_tb.i_dbg_top.i_dbg_wb.tck_i \
 
      dbg_tb.i_dbg_top.i_dbg_wb.tdo_o \
 
      dbg_tb.i_dbg_top.i_dbg_wb.update_dr_i \
 
      dbg_tb.i_dbg_top.i_dbg_wb.set_addr \
 
      dbg_tb.i_dbg_top.i_dbg_wb.set_addr_sync \
 
      dbg_tb.i_dbg_top.i_dbg_wb.len[15:0]'h \
 
      dbg_tb.i_dbg_top.i_dbg_wb.data_cnt_limit[18:0]'h \
 
      dbg_tb.i_dbg_top.i_dbg_wb.set_addr_wb \
 
      dbg_tb.i_dbg_top.i_dbg_wb.set_addr_wb_q \
 
      dbg_tb.i_dbg_top.i_dbg_wb.adr[31:0]'h \
 
      dbg_tb.i_dbg_top.i_dbg_wb.cmd_write \
 
      dbg_tb.i_dbg_top.i_dbg_wb.cmd_read \
 
      dbg_tb.i_dbg_top.i_dbg_wb.crc_cnt_end \
 
      dbg_tb.i_dbg_top.i_dbg_wb.crc_cnt_end_q \
 
      dbg_tb.i_dbg_top.i_dbg_wb.crc_match_i \
 
      dbg_tb.i_dbg_top.i_dbg_wb.wb_ack_i \
 
      dbg_tb.i_dbg_top.i_dbg_wb.wb_cti_o[2:0]'h \
 
      dbg_tb.i_dbg_top.i_dbg_wb.ptr[1:0]'h \
 
      dbg_tb.i_dbg_top.i_dbg_wb.wb_cyc_o \
 
      dbg_tb.i_dbg_top.i_dbg_wb.wb_adr_o[31:0]'h \
 
      dbg_tb.i_dbg_top.i_dbg_wb.wb_dat_i[31:0]'h \
 
      dbg_tb.i_dbg_top.i_dbg_wb.input_data[31:0]'h \
 
      dbg_tb.i_dbg_top.i_dbg_wb.wb_dat_o[31:0]'h \
 
      dbg_tb.i_dbg_top.i_dbg_wb.wb_err_i \
 
      dbg_tb.i_dbg_top.i_dbg_wb.wb_sel_o[3:0]'h \
 
      dbg_tb.i_dbg_top.i_dbg_wb.wb_stb_o \
 
      dbg_tb.i_dbg_top.i_dbg_wb.wb_we_o \
 
      dbg_tb.i_dbg_top.i_dbg_wb.wishbone_ce_i \
 
      dbg_tb.i_dbg_top.i_dbg_wb.wb_overrun \
 
      dbg_tb.i_dbg_top.i_dbg_wb.wb_overrun_sync \
 
      dbg_tb.i_dbg_top.i_dbg_wb.wb_overrun_tck \
 
      dbg_tb.i_dbg_top.i_dbg_wb.status_reset_en \
 
      dbg_tb.i_dbg_top.i_dbg_wb.read_cycle \
 
      dbg_tb.i_dbg_top.i_dbg_wb.write_cycle \
 
      dbg_tb.i_dbg_top.i_dbg_wb.crc_en_o \
 
      dbg_tb.i_dbg_top.i_dbg_wb.crc_cnt_end \
 
      dbg_tb.i_dbg_top.i_dbg_wb.status_cnt_end \
 
      dbg_tb.i_dbg_top.i_dbg_wb.status_cnt1 \
 
      dbg_tb.i_dbg_top.tdi_i \
 
      dbg_tb.i_dbg_top.i_dbg_wb.tdo_o \
 
      dbg_tb.i_dbg_top.i_dbg_wb.crc_cnt[5:0]'h \
 
      dbg_tb.i_dbg_top.i_dbg_wb.data_cnt[18:0]'d \
 
      dbg_tb.i_dbg_top.i_dbg_wb.data_cnt_end \
 
      dbg_tb.i_dbg_top.i_dbg_wb.crc_en_o \
 
      dbg_tb.test_text[99:0]'a \
 
      dbg_tb.i_dbg_top.i_dbg_wb.cmd_write \
 
      dbg_tb.i_dbg_top.i_dbg_wb.dr_go_latched \
 
      dbg_tb.i_dbg_top.i_dbg_wb.read_cycle \
 
      dbg_tb.i_dbg_top.i_dbg_wb.len[15:0]'h \
 
      dbg_tb.i_dbg_top.i_dbg_wb.write_cycle \
 
      dbg_tb.i_dbg_top.i_dbg_wb.byte \
 
      dbg_tb.i_dbg_top.i_dbg_wb.half \
 
      dbg_tb.i_dbg_top.i_dbg_wb.long \
 
      dbg_tb.i_dbg_top.i_dbg_wb.input_data[31:0]'h \
 
      { \
 
        dr[31:0] descendingorder \
 
          dbg_tb.i_dbg_top.i_dbg_wb.dr[31] \
 
          dbg_tb.i_dbg_top.i_dbg_wb.dr[30] \
 
          dbg_tb.i_dbg_top.i_dbg_wb.dr[29] \
 
          dbg_tb.i_dbg_top.i_dbg_wb.dr[28] \
 
          dbg_tb.i_dbg_top.i_dbg_wb.dr[27] \
 
          dbg_tb.i_dbg_top.i_dbg_wb.dr[26] \
 
          dbg_tb.i_dbg_top.i_dbg_wb.dr[25] \
 
          dbg_tb.i_dbg_top.i_dbg_wb.dr[24] \
 
          dbg_tb.i_dbg_top.i_dbg_wb.dr[23] \
 
          dbg_tb.i_dbg_top.i_dbg_wb.dr[22] \
 
          dbg_tb.i_dbg_top.i_dbg_wb.dr[21] \
 
          dbg_tb.i_dbg_top.i_dbg_wb.dr[20] \
 
          dbg_tb.i_dbg_top.i_dbg_wb.dr[19] \
 
          dbg_tb.i_dbg_top.i_dbg_wb.dr[18] \
 
          dbg_tb.i_dbg_top.i_dbg_wb.dr[17] \
 
          dbg_tb.i_dbg_top.i_dbg_wb.dr[16] \
 
          dbg_tb.i_dbg_top.i_dbg_wb.dr[15] \
 
          dbg_tb.i_dbg_top.i_dbg_wb.dr[14] \
 
          dbg_tb.i_dbg_top.i_dbg_wb.dr[13] \
 
          dbg_tb.i_dbg_top.i_dbg_wb.dr[12] \
 
          dbg_tb.i_dbg_top.i_dbg_wb.dr[11] \
 
          dbg_tb.i_dbg_top.i_dbg_wb.dr[10] \
 
          dbg_tb.i_dbg_top.i_dbg_wb.dr[9] \
 
          dbg_tb.i_dbg_top.i_dbg_wb.dr[8] \
 
          dbg_tb.i_dbg_top.i_dbg_wb.dr[7] \
 
          dbg_tb.i_dbg_top.i_dbg_wb.dr[6] \
 
          dbg_tb.i_dbg_top.i_dbg_wb.dr[5] \
 
          dbg_tb.i_dbg_top.i_dbg_wb.dr[4] \
 
          dbg_tb.i_dbg_top.i_dbg_wb.dr[3] \
 
          dbg_tb.i_dbg_top.i_dbg_wb.dr[2] \
 
          dbg_tb.i_dbg_top.i_dbg_wb.dr[1] \
 
          dbg_tb.i_dbg_top.i_dbg_wb.dr[0] \
 
      }'h \
 
      dbg_tb.i_dbg_top.i_dbg_wb.ptr[1:0]'h \
 
      dbg_tb.i_dbg_top.i_dbg_wb.wb_cyc_o \
 
      dbg_tb.i_dbg_top.i_dbg_wb.wb_ack_i \
 
      dbg_tb.i_dbg_top.i_dbg_wb.wb_sel_o[3:0]'h \
 
      dbg_tb.i_dbg_top.i_dbg_wb.wb_dat_i[31:0]'h \
 
      dbg_tb.i_dbg_top.i_dbg_wb.start_rd_tck \
 
      dbg_tb.i_dbg_top.i_dbg_wb.rd_tck_started \
 
      dbg_tb.i_dbg_top.i_dbg_wb.wb_end_tck \
 
      dbg_tb.i_dbg_top.i_dbg_wb.rw_type[2:0]'h \
 
      dbg_tb.i_dbg_top.i_dbg_wb.read_cycle \
 
      dbg_tb.i_dbg_top.i_dbg_wb.crc_cnt_31 \
 
      dbg_tb.i_dbg_top.i_dbg_wb.rw_type[2:0]'h \
 
      dbg_tb.i_dbg_top.i_dbg_wb.fifo_cnt[2:0]'h \
 
      dbg_tb.i_dbg_top.i_dbg_wb.fifo_empty \
 
      dbg_tb.i_dbg_top.i_dbg_wb.fifo_full \
 
      dbg_tb.i_dbg_top.i_dbg_wb.latch_data \
 
      dbg_tb.i_dbg_top.i_dbg_wb.underrun_tck \
 
      dbg_tb.i_dbg_top.i_dbg_wb.wb_end_tck \
 
      dbg_tb.i_dbg_top.i_dbg_wb.wb_end_tck_q \
 
      dbg_tb.i_dbg_top.i_dbg_wb.latch_data \
 
      dbg_tb.i_dbg_top.i_dbg_wb.len[15:0]'h \
 
 
 
add group \
 
    cpu_debug \
 
      dbg_tb.test_text[199:0]'a \
      dbg_tb.test_text[199:0]'a \
      dbg_tb.i_tap_top.tdi_pad_i \
 
      dbg_tb.i_dbg_top.i_dbg_cpu.tdo_o \
 
      dbg_tb.i_dbg_top.i_dbg_cpu.tdo_text[799:0]'a \
 
      dbg_tb.i_dbg_top.i_dbg_cpu.crc_en_o \
 
      dbg_tb.i_dbg_top.i_dbg_cpu.shift_crc_o \
 
      dbg_tb.i_dbg_top.i_dbg_cpu.status[3:0]'h \
 
      dbg_tb.i_dbg_top.i_dbg_cpu.status_text[199:0]'a \
 
      dbg_tb.i_dbg_top.i_dbg_cpu.latching_data_text[199:0]'a \
 
      dbg_tb.i_dbg_top.i_dbg_cpu.dr[31] \
 
      dbg_tb.i_dbg_top.i_dbg_cpu.cpu_stall_o \
 
      dbg_tb.i_dbg_top.i_dbg_cpu.cpu_stb_o \
 
      dbg_tb.i_dbg_top.i_dbg_cpu.cpu_we_o \
 
      dbg_tb.i_dbg_top.i_dbg_cpu.cpu_data_o[31:0]'h \
 
      dbg_tb.i_dbg_top.i_dbg_cpu.cpu_data_i[31:0]'h \
 
      dbg_tb.i_dbg_top.i_dbg_cpu.cpu_ack_i \
 
      dbg_tb.i_dbg_top.i_dbg_cpu.cpu_stb \
 
      dbg_tb.i_dbg_top.i_dbg_cpu.cpu_stb_sync \
 
      dbg_tb.i_dbg_top.i_dbg_cpu.cpu_stb_o \
 
      dbg_tb.i_dbg_top.i_dbg_cpu.cpu_ack_i \
 
      dbg_tb.i_dbg_top.i_dbg_cpu.cpu_ack_sync \
 
      dbg_tb.i_dbg_top.i_dbg_cpu.cpu_ack_tck \
 
      dbg_tb.i_dbg_top.cpu_debug_scan_chain \
 
      dbg_tb.i_dbg_top.i_dbg_cpu.cpu_ce_i \
      dbg_tb.i_dbg_top.i_dbg_cpu.cpu_ce_i \
      dbg_tb.i_dbg_top.i_dbg_cpu.crc_en_o \
      dbg_tb.i_dbg_top.i_dbg_cpu.curr_cmd[3:0]'h \
      dbg_tb.i_dbg_top.i_dbg_cpu.crc_match_i \
      dbg_tb.i_dbg_top.i_dbg_cpu.curr_cmd_go \
      dbg_tb.i_dbg_top.i_dbg_cpu.pause_dr_i \
      dbg_tb.i_dbg_top.i_dbg_cpu.cmd_cnt[2:0]'h \
      dbg_tb.i_dbg_top.i_dbg_cpu.rst_i \
      dbg_tb.i_dbg_top.i_dbg_cpu.addr_len_cnt[5:0]'h \
      dbg_tb.i_dbg_top.i_dbg_cpu.shift_crc_o \
 
      dbg_tb.i_dbg_top.i_dbg_cpu.shift_dr_i \
 
      dbg_tb.i_dbg_top.i_dbg_cpu.tck_i \
 
      dbg_tb.i_dbg_top.i_dbg_cpu.tdi_i \
 
      dbg_tb.i_dbg_top.i_dbg_cpu.tdo_o \
 
      dbg_tb.i_dbg_top.i_dbg_cpu.update_dr_i \
 
      dbg_tb.i_dbg_top.i_dbg_cpu.cmd_cnt_en \
 
      dbg_tb.i_dbg_top.i_dbg_cpu.cmd_cnt_end \
 
      dbg_tb.i_dbg_top.i_dbg_cpu.addr_cnt_en \
 
      dbg_tb.i_dbg_top.i_dbg_cpu.addr_cnt_end \
 
      dbg_tb.i_dbg_top.i_dbg_cpu.crc_cnt_en \
 
      dbg_tb.i_dbg_top.i_dbg_cpu.crc_cnt_end \
 
      dbg_tb.i_dbg_top.i_dbg_cpu.cmd_cnt[1:0]'h \
 
      dbg_tb.i_dbg_top.i_dbg_cpu.addr_cnt[5:0]'h \
 
      dbg_tb.i_dbg_top.i_dbg_cpu.data_cnt[5:0]'h \
 
      dbg_tb.i_dbg_top.i_dbg_cpu.data_cnt_en \
      dbg_tb.i_dbg_top.i_dbg_cpu.data_cnt_en \
      dbg_tb.i_dbg_top.i_dbg_cpu.data_cnt_end \
      dbg_tb.i_dbg_top.i_dbg_cpu.data_cnt[19:0]'h \
      dbg_tb.i_dbg_top.i_dbg_cpu.crc_cnt[5:0]'h \
      dbg_tb.i_dbg_top.i_dbg_cpu.crc_cnt[5:0]'h \
      dbg_tb.i_dbg_top.i_dbg_cpu.addr_cnt_limit[5:0]'h \
      dbg_tb.i_dbg_top.i_dbg_cpu.status_cnt[2:0]'h \
      dbg_tb.i_dbg_top.i_dbg_cpu.data_cnt_limit[5:0]'h \
 
      dbg_tb.i_dbg_top.i_dbg_cpu.status_cnt1 \
 
      dbg_tb.i_dbg_top.i_dbg_cpu.status_cnt2 \
 
      dbg_tb.i_dbg_top.i_dbg_cpu.status_cnt3 \
 
      dbg_tb.i_dbg_top.i_dbg_cpu.status_cnt4 \
 
      dbg_tb.i_dbg_top.i_dbg_cpu.status_cnt_end \
 
      dbg_tb.i_dbg_top.i_dbg_cpu.adr[31:0]'h \
      dbg_tb.i_dbg_top.i_dbg_cpu.adr[31:0]'h \
      dbg_tb.i_dbg_top.i_dbg_cpu.set_addr \
      dbg_tb.i_dbg_top.i_dbg_cpu.acc_type[3:0]'h \
      dbg_tb.i_dbg_top.i_dbg_cpu.reg_access \
      dbg_tb.i_dbg_top.i_dbg_cpu.len[15:0]'h \
      dbg_tb.i_dbg_top.i_dbg_cpu.dr[34:0]'h \
      dbg_tb.i_dbg_top.i_dbg_cpu.start_rd_tck \
      dbg_tb.i_dbg_top.i_dbg_cpu.latching_data_text[199:0]'a \
      dbg_tb.i_dbg_top.i_dbg_cpu.start_wr_tck \
      dbg_tb.i_dbg_top.i_dbg_cpu.read_cycle \
      dbg_tb.i_dbg_top.i_dbg_cpu.long_q \
      dbg_tb.i_dbg_top.i_dbg_cpu.read_cycle_reg \
      dbg_tb.i_dbg_top.i_dbg_cpu.acc_type[3:0]'h \
      dbg_tb.i_dbg_top.i_dbg_cpu.reg_access \
      dbg_tb.i_dbg_top.i_dbg_cpu.long \
      dbg_tb.i_dbg_top.cpu_sel_o[1:0]'h \
      dbg_tb.i_dbg_top.i_dbg_cpu.data_cnt[19:0]'h \
      dbg_tb.i_dbg_top.cpu_stall_o \
      dbg_tb.i_dbg_top.i_dbg_cpu.cpu_stb_o \
      dbg_tb.i_dbg_top.i_dbg_cpu.write_cycle \
      dbg_tb.i_dbg_top.i_dbg_cpu.i_dbg_cpu_registers.cpu_rst_o \
      dbg_tb.i_dbg_top.i_dbg_cpu.addr_cnt_end \
      dbg_tb.i_dbg_top.i_dbg_cpu.cpu_stall_o \
      dbg_tb.i_dbg_top.i_dbg_cpu.cmd_cnt_end \
      dbg_tb.i_dbg_top.i_dbg_cpu.cpu_reg_stall \
      dbg_tb.i_dbg_top.i_dbg_cpu.data_cnt_end \
      dbg_tb.i_dbg_top.i_dbg_cpu.fifo_full \
      dbg_tb.i_dbg_top.i_dbg_cpu.read_cycle \
      dbg_tb.i_dbg_top.i_dbg_cpu.latch_data \
      dbg_tb.i_dbg_top.i_dbg_cpu.crc_cnt_end \
      dbg_tb.i_dbg_top.i_dbg_cpu.cpu_overrun \
      dbg_tb.i_dbg_top.i_dbg_cpu.data_cnt_limit[5:0]'h \
      dbg_tb.i_dbg_top.i_dbg_cpu.cpu_overrun_tck \
      dbg_tb.i_dbg_top.i_dbg_cpu.data_cnt[5:0]'h \
      dbg_tb.i_dbg_top.i_dbg_cpu.underrun_tck \
      dbg_tb.i_dbg_top.cpu_ack_i \
      dbg_tb.i_dbg_top.i_dbg_cpu.cpu_reg_stall \
      dbg_tb.i_dbg_top.cpu_addr_o[31:0]'h \
      dbg_tb.test_text[199:0]'a \
      dbg_tb.i_dbg_top.cpu_bp_i \
      dbg_tb.i_dbg_top.i_dbg_cpu.cpu_ce_i \
      dbg_tb.i_dbg_top.cpu_clk_i \
      dbg_tb.i_dbg_top.i_dbg_cpu.curr_cmd[3:0]'h \
      dbg_tb.i_dbg_top.cpu_data_i[31:0]'h \
      dbg_tb.i_dbg_top.i_dbg_cpu.curr_cmd_go \
      dbg_tb.i_dbg_top.cpu_data_o[31:0]'h \
      dbg_tb.i_dbg_top.i_dbg_cpu.cmd_cnt[2:0]'h \
      dbg_tb.i_dbg_top.cpu_sel_o[1:0]'h \
      dbg_tb.i_dbg_top.i_dbg_cpu.addr_len_cnt[5:0]'h \
      dbg_tb.i_dbg_top.cpu_stall_all_o \
      dbg_tb.i_dbg_top.i_dbg_cpu.data_cnt[19:0]'h \
      dbg_tb.i_dbg_top.cpu_stall_o \
      dbg_tb.i_dbg_top.i_dbg_cpu.crc_cnt[5:0]'h \
      dbg_tb.i_dbg_top.i_dbg_cpu.cpu_stb \
      dbg_tb.i_dbg_top.i_dbg_cpu.status_cnt[2:0]'h \
      dbg_tb.i_dbg_top.i_dbg_cpu.cpu_ack_i \
      dbg_tb.i_dbg_top.i_dbg_cpu.adr[31:0]'h \
      dbg_tb.i_dbg_top.i_dbg_cpu.cpu_stb_sync \
      dbg_tb.i_dbg_top.i_dbg_cpu.acc_type[3:0]'h \
      dbg_tb.i_dbg_top.cpu_stb_o \
      dbg_tb.i_dbg_top.i_dbg_cpu.len[15:0]'h \
      dbg_tb.i_dbg_top.cpu_we_o \
      dbg_tb.i_dbg_top.i_dbg_cpu.start_wr_tck \
 
      dbg_tb.i_dbg_top.i_dbg_cpu.long_q \
add group \
      dbg_tb.i_dbg_top.i_dbg_cpu.acc_type[3:0]'h \
    registers \
      dbg_tb.i_dbg_top.i_dbg_cpu.long \
      dbg_tb.i_dbg_top.i_dbg_cpu.i_dbg_cpu_registers.addr_i[1:0]'h \
      dbg_tb.i_dbg_top.i_dbg_cpu.data_cnt[19:0]'h \
      dbg_tb.i_dbg_top.i_dbg_cpu.i_dbg_cpu_registers.bp_i \
      dbg_tb.i_dbg_top.i_dbg_cpu.cpu_stall_o \
      dbg_tb.i_dbg_top.i_dbg_cpu.i_dbg_cpu_registers.clk_i \
      dbg_tb.i_dbg_top.i_dbg_cpu.cpu_stb_o \
      dbg_tb.i_dbg_top.i_dbg_cpu.i_dbg_cpu_registers.cpu_clk_i \
      dbg_tb.i_dbg_top.i_dbg_cpu.i_dbg_cpu_registers.cpu_rst_o \
      dbg_tb.i_dbg_top.i_dbg_cpu.i_dbg_cpu_registers.cpu_sel_o[1:0]'h \
 
      dbg_tb.i_dbg_top.i_dbg_cpu.i_dbg_cpu_registers.cpu_stall_all_o \
 
      dbg_tb.i_dbg_top.i_dbg_cpu.i_dbg_cpu_registers.cpu_stall_o \
      dbg_tb.i_dbg_top.i_dbg_cpu.i_dbg_cpu_registers.cpu_stall_o \
      dbg_tb.i_dbg_top.i_dbg_cpu.i_dbg_cpu_registers.data_i[7:0]'h \
      dbg_tb.i_dbg_top.i_dbg_cpu.cpu_overrun \
      dbg_tb.i_dbg_top.i_dbg_cpu.i_dbg_cpu_registers.data_o[7:0]'h \
      dbg_tb.i_dbg_top.i_dbg_cpu.underrun_tck \
      dbg_tb.i_dbg_top.i_dbg_cpu.i_dbg_cpu_registers.en_i \
 
      dbg_tb.i_dbg_top.i_dbg_cpu.i_dbg_cpu_registers.cpusel_wr \
 
      dbg_tb.i_dbg_top.i_dbg_cpu.i_dbg_cpu_registers.cpusel_wr_sync \
 
      dbg_tb.i_dbg_top.i_dbg_cpu.i_dbg_cpu_registers.cpusel_wr_cpu \
 
      dbg_tb.i_dbg_top.i_dbg_cpu.i_dbg_cpu_registers.rst_i \
 
      dbg_tb.i_dbg_top.i_dbg_cpu.i_dbg_cpu_registers.we_i \
 
 
 
add group \
add group \
    cpu_behav \
    cpu_behavioural \
      dbg_tb.i_cpu_behavioral.cpu_ack_o \
      dbg_tb.i_cpu_behavioral.cpu_ack_o \
      dbg_tb.i_cpu_behavioral.cpu_addr_i[31:0]'h \
      dbg_tb.i_cpu_behavioral.cpu_addr_i[31:0]'h \
      dbg_tb.i_cpu_behavioral.cpu_bp_o \
      dbg_tb.i_cpu_behavioral.cpu_bp_o \
      dbg_tb.i_cpu_behavioral.cpu_clk_o \
      dbg_tb.i_cpu_behavioral.cpu_clk_o \
      dbg_tb.i_cpu_behavioral.cpu_data_i[31:0]'h \
      dbg_tb.i_cpu_behavioral.cpu_data_i[31:0]'h \
      dbg_tb.i_cpu_behavioral.cpu_data_o[31:0]'h \
      dbg_tb.i_cpu_behavioral.cpu_data_o[31:0]'h \
      dbg_tb.i_cpu_behavioral.cpu_sel_i[1:0]'h \
      dbg_tb.i_cpu_behavioral.cpu_rst_i \
      dbg_tb.i_cpu_behavioral.cpu_stall_all_i \
      dbg_tb.i_cpu_behavioral.cpu_rst_o \
      dbg_tb.i_cpu_behavioral.cpu_stall_i \
      dbg_tb.i_cpu_behavioral.cpu_stall_i \
      dbg_tb.i_cpu_behavioral.cpu_stb_i \
      dbg_tb.i_cpu_behavioral.cpu_stb_i \
      dbg_tb.i_cpu_behavioral.cpu_we_i \
      dbg_tb.i_cpu_behavioral.cpu_we_i \
 
 
add group \
 
    tmp \
 
      dbg_tb.i_dbg_top.i_dbg_wb.wb_clk_i \
 
      dbg_tb.i_dbg_top.i_dbg_wb.tck_i \
 
      dbg_tb.i_dbg_top.i_dbg_wb.wb_cyc_o \
 
      dbg_tb.i_dbg_top.i_dbg_wb.wb_ack_i \
 
      dbg_tb.i_dbg_top.i_dbg_wb.busy_wb \
 
      dbg_tb.i_dbg_top.i_dbg_wb.busy_sync \
 
      dbg_tb.i_dbg_top.i_dbg_wb.busy_tck \
 
      dbg_tb.i_dbg_top.i_dbg_wb.tdo_o \
 
      dbg_tb.i_dbg_top.pause_dr_i \
 
      dbg_tb.i_dbg_top.i_dbg_wb.shift_dr_i \
 
      dbg_tb.tdo_pad_o \
 
      dbg_tb.tdo_padoe_o \
 
      dbg_tb.tdo \
 
      dbg_tb.i_dbg_top.shift_crc_wb \
 
      dbg_tb.i_dbg_top.wishbone_ce \
 
 
 
add group \
 
    tdo_tap_top \
 
      dbg_tb.i_tap_top.tdi_pad_i \
 
      dbg_tb.i_tap_top.tdo_o \
 
      "tdo_o je vhod v dbg tdi_i" \
 
        ( \
 
          comment \
 
        ) \
 
      dbg_tb.i_tap_top.tdo_pad_o \
 
      dbg_tb.i_tap_top.tdo_padoe_o \
 
      dbg_tb.i_tap_top.data_tdo \
 
      dbg_tb.i_tap_top.idcode_tdo \
 
      dbg_tb.i_tap_top.bypassed_tdo \
 
      dbg_tb.i_tap_top.instruction_tdo \
 
 
 
add group \
 
    tdo_dbg_top \
 
      dbg_tb.i_dbg_top.tdi_i \
 
      dbg_tb.i_dbg_top.tdo_wb \
 
      "tdo_wb jw vhod v wb tdi_i" \
 
        ( \
 
          comment \
 
        ) \
 
      dbg_tb.i_dbg_top.tdi_wb \
 
      dbg_tb.i_dbg_top.tdo_o \
 
      dbg_tb.i_dbg_top.crc_out \
 
 
 
add group \
 
    tdo_wb \
 
      dbg_tb.i_dbg_top.i_dbg_wb.tdi_i \
 
      dbg_tb.i_dbg_top.i_dbg_wb.tdo_o \
 
      "tdo_o gre na dbg tdi_wb" \
 
        ( \
 
          comment \
 
        ) \
 
 
 
 
 
deselect all
deselect all
open window waveform 1 geometry 10 60 1592 1139
open window waveform 1 geometry 10 60 1592 1139
zoom at 631005(0)ns 0.00123035 0.00000000
zoom at 914057.1(0)ns 0.00038020 0.00000000
zoom at 914057.1(0)ns 0.00038020 0.00000000
zoom at 914057.1(0)ns 0.00038020 0.00000000

powered by: WebSVN 2.1.0

© copyright 1999-2025 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.