Line 39... |
Line 39... |
//////////////////////////////////////////////////////////////////////
|
//////////////////////////////////////////////////////////////////////
|
//
|
//
|
// CVS Revision History
|
// CVS Revision History
|
//
|
//
|
// $Log: not supported by cvs2svn $
|
// $Log: not supported by cvs2svn $
|
|
// Revision 1.24 2002/10/10 16:33:11 mohor
|
|
// Bist added.
|
|
//
|
// Revision 1.23 2002/09/23 18:22:48 mohor
|
// Revision 1.23 2002/09/23 18:22:48 mohor
|
// Virtual Silicon RAM might be used in the ASIC implementation of the ethernet
|
// Virtual Silicon RAM might be used in the ASIC implementation of the ethernet
|
// core.
|
// core.
|
//
|
//
|
// Revision 1.22 2002/09/04 18:36:49 mohor
|
// Revision 1.22 2002/09/04 18:36:49 mohor
|
Line 217... |
Line 220... |
|
|
|
|
// Outputs are registered (uncomment when needed)
|
// Outputs are registered (uncomment when needed)
|
`define ETH_REGISTERED_OUTPUTS
|
`define ETH_REGISTERED_OUTPUTS
|
|
|
`define TX_FIFO_CNT_WIDTH 5
|
// Settings for TX FIFO
|
`define TX_FIFO_DEPTH 16
|
`define ETH_TX_FIFO_CNT_WIDTH 5
|
`define TX_FIFO_DATA_WIDTH 32
|
`define ETH_TX_FIFO_DEPTH 16
|
|
`define ETH_TX_FIFO_DATA_WIDTH 32
|
`define RX_FIFO_CNT_WIDTH 5
|
|
`define RX_FIFO_DEPTH 16
|
// Settings for RX FIFO
|
`define RX_FIFO_DATA_WIDTH 32
|
`define ETH_RX_FIFO_CNT_WIDTH 5
|
|
`define ETH_RX_FIFO_DEPTH 16
|
|
`define ETH_RX_FIFO_DATA_WIDTH 32
|
|
|
|
// Burst length
|
|
`define ETH_BURST_LENGTH 4 // Change also ETH_BURST_CNT_WIDTH
|
|
`define ETH_BURST_CNT_WIDTH 3 // The counter must be width enough to count to ETH_BURST_LENGTH
|
|
|
|
// WISHBONE interface is Revision B3 compliant (uncomment when needed)
|
|
//`define ETH_WISHBONE_B3
|
|
|
|
|
No newline at end of file
|
No newline at end of file
|