Line 39... |
Line 39... |
//////////////////////////////////////////////////////////////////////
|
//////////////////////////////////////////////////////////////////////
|
//
|
//
|
// CVS Revision History
|
// CVS Revision History
|
//
|
//
|
// $Log: not supported by cvs2svn $
|
// $Log: not supported by cvs2svn $
|
|
// Revision 1.30 2003/06/13 11:55:37 mohor
|
|
// Define file in eth_cop.v is changed to eth_defines.v. Some defines were
|
|
// moved from tb_eth_defines.v to eth_defines.v.
|
|
//
|
// Revision 1.29 2002/11/19 18:13:49 mohor
|
// Revision 1.29 2002/11/19 18:13:49 mohor
|
// r_MiiMRst is not used for resetting the MIIM module. wb_rst used instead.
|
// r_MiiMRst is not used for resetting the MIIM module. wb_rst used instead.
|
//
|
//
|
// Revision 1.28 2002/11/15 14:27:15 mohor
|
// Revision 1.28 2002/11/15 14:27:15 mohor
|
// Since r_Rst bit is not used any more, default value is changed to 0xa000.
|
// Since r_Rst bit is not used any more, default value is changed to 0xa000.
|
Line 171... |
Line 175... |
// Core is going to be implemented in Virtex FPGA and contains Virtex
|
// Core is going to be implemented in Virtex FPGA and contains Virtex
|
// specific elements.
|
// specific elements.
|
|
|
// Ethernet implemented in ASIC with Virtual Silicon RAMs
|
// Ethernet implemented in ASIC with Virtual Silicon RAMs
|
// `define ETH_VIRTUAL_SILICON_RAM // Virtual Silicon RAMS used storing buffer decriptors (ASIC implementation)
|
// `define ETH_VIRTUAL_SILICON_RAM // Virtual Silicon RAMS used storing buffer decriptors (ASIC implementation)
|
|
// `define ETH_ARTISAN_RAM // Artisan RAMS used storing buffer decriptors (ASIC implementation)
|
|
|
`define ETH_MODER_ADR 8'h0 // 0x0
|
`define ETH_MODER_ADR 8'h0 // 0x0
|
`define ETH_INT_SOURCE_ADR 8'h1 // 0x4
|
`define ETH_INT_SOURCE_ADR 8'h1 // 0x4
|
`define ETH_INT_MASK_ADR 8'h2 // 0x8
|
`define ETH_INT_MASK_ADR 8'h2 // 0x8
|
`define ETH_IPGT_ADR 8'h3 // 0xC
|
`define ETH_IPGT_ADR 8'h3 // 0xC
|