Line 39... |
Line 39... |
//////////////////////////////////////////////////////////////////////
|
//////////////////////////////////////////////////////////////////////
|
//
|
//
|
// CVS Revision History
|
// CVS Revision History
|
//
|
//
|
// $Log: not supported by cvs2svn $
|
// $Log: not supported by cvs2svn $
|
|
// Revision 1.5 2002/08/14 18:16:59 mohor
|
|
// LinkFail signal was not latching appropriate bit.
|
|
//
|
// Revision 1.4 2002/03/02 21:06:01 mohor
|
// Revision 1.4 2002/03/02 21:06:01 mohor
|
// LinkFail signal was not latching appropriate bit.
|
// LinkFail signal was not latching appropriate bit.
|
//
|
//
|
// Revision 1.3 2002/01/23 10:28:16 mohor
|
// Revision 1.3 2002/01/23 10:28:16 mohor
|
// Link in the header changed.
|
// Link in the header changed.
|
Line 113... |
Line 116... |
begin
|
begin
|
if(MdcEn_n)
|
if(MdcEn_n)
|
begin
|
begin
|
if(|ByteSelect)
|
if(|ByteSelect)
|
begin
|
begin
|
case (ByteSelect[3:0])
|
case (ByteSelect[3:0]) // synopsys parallel_case full_case
|
4'h1 : ShiftReg[7:0] <= #Tp {2'b01, ~WriteOp, WriteOp, Fiad[4:1]};
|
4'h1 : ShiftReg[7:0] <= #Tp {2'b01, ~WriteOp, WriteOp, Fiad[4:1]};
|
4'h2 : ShiftReg[7:0] <= #Tp {Fiad[0], Rgad[4:0], 2'b10};
|
4'h2 : ShiftReg[7:0] <= #Tp {Fiad[0], Rgad[4:0], 2'b10};
|
4'h4 : ShiftReg[7:0] <= #Tp CtrlData[15:8];
|
4'h4 : ShiftReg[7:0] <= #Tp CtrlData[15:8];
|
4'h8 : ShiftReg[7:0] <= #Tp CtrlData[7:0];
|
4'h8 : ShiftReg[7:0] <= #Tp CtrlData[7:0];
|
default : ShiftReg[7:0] <= #Tp 8'h0;
|
|
endcase
|
endcase
|
end
|
end
|
else
|
else
|
begin
|
begin
|
ShiftReg[7:0] <= #Tp {ShiftReg[6:0], Mdi};
|
ShiftReg[7:0] <= #Tp {ShiftReg[6:0], Mdi};
|