URL
                    https://opencores.org/ocsvn/minsoc/minsoc/trunk
                
             
            
            
[/] [minsoc/] [trunk/] [prj/] [src/] [adbg_top.prj] - Diff between revs 85 and 158
Show entire file |
Details |
Blame |
View Log
   
    
      
         | Rev 85 | Rev 158 | 
    
    
      
        | Line 1... | Line 1... | 
      
        | PROJECT_DIR=rtl/verilog/adv_debug_sys/Hardware/adv_dbg_if/rtl/verilog
 | PROJECT_DIR=rtl/verilog/adv_debug_sys/Hardware/adv_dbg_if/rtl/verilog
 | 
      
        | PROJECT_SRC=(adbg_wb_biu.v
 | PROJECT_SRC=(adbg_crc32.v
 | 
      
        | adbg_wb_module.v
 |   | 
      
        | adbg_or1k_module.v
 |   | 
      
        | adbg_wb_defines.v
 |   | 
      
        | adbg_defines.v
 | adbg_defines.v
 | 
      
        | adbg_crc32.v
 | adbg_jsp_biu.v
 | 
      
        |   | adbg_jsp_module.v
 | 
      
        | adbg_or1k_biu.v
 | adbg_or1k_biu.v
 | 
      
        | adbg_or1k_defines.v
 | adbg_or1k_defines.v
 | 
      
        |   | adbg_or1k_module.v
 | 
      
        | adbg_or1k_status_reg.v
 | adbg_or1k_status_reg.v
 | 
      
        | adbg_top.v)
 | adbg_top.v
 | 
      
        |   | adbg_wb_biu.v
 | 
      
        |   | adbg_wb_defines.v
 | 
      
        |   | adbg_wb_module.v
 | 
      
        |   | bytefifo.v
 | 
      
        |   | syncflop.v
 | 
      
        |   | syncreg.v)
 | 
    
   
 
 
         
                
        
            
            
        
        
             
    
        © copyright 1999-2025
OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.