URL
https://opencores.org/ocsvn/open8_urisc/open8_urisc/trunk
[/] [open8_urisc/] [trunk/] [VHDL/] [o8_epoch_timer_ii.vhd] - Diff between revs 223 and 224
Go to most recent revision |
Show entire file |
Details |
Blame |
View Log
Rev 223 |
Rev 224 |
Line 57... |
Line 57... |
-- Revision History
|
-- Revision History
|
-- Author Date Change
|
-- Author Date Change
|
------------------ -------- ---------------------------------------------------
|
------------------ -------- ---------------------------------------------------
|
-- Seth Henry 04/15/20 Created from o8_epoch_timer due to requirement
|
-- Seth Henry 04/15/20 Created from o8_epoch_timer due to requirement
|
-- change.
|
-- change.
|
|
-- Seth Henry 04/16/20 Modifiefd to make use of Open8 bus record
|
|
|
library ieee;
|
library ieee;
|
use ieee.std_logic_1164.all;
|
use ieee.std_logic_1164.all;
|
use ieee.std_logic_unsigned.all;
|
use ieee.std_logic_unsigned.all;
|
use ieee.std_logic_arith.all;
|
use ieee.std_logic_arith.all;
|
Line 69... |
Line 70... |
library work;
|
library work;
|
use work.open8_pkg.all;
|
use work.open8_pkg.all;
|
|
|
entity o8_epoch_timer_ii is
|
entity o8_epoch_timer_ii is
|
generic(
|
generic(
|
Reset_Level : std_logic;
|
|
Address : ADDRESS_TYPE
|
Address : ADDRESS_TYPE
|
);
|
);
|
port(
|
port(
|
Clock : in std_logic;
|
|
Reset : in std_logic;
|
|
uSec_Tick : in std_logic;
|
|
--
|
|
Open8_Bus : in OPEN8_BUS_TYPE;
|
Open8_Bus : in OPEN8_BUS_TYPE;
|
Rd_Data : out DATA_TYPE;
|
Rd_Data : out DATA_TYPE;
|
Interrupt : out std_logic
|
Interrupt : out std_logic
|
);
|
);
|
end entity;
|
end entity;
|
|
|
architecture behave of o8_epoch_timer_ii is
|
architecture behave of o8_epoch_timer_ii is
|
|
|
|
alias Clock is Open8_Bus.Clock;
|
|
alias Reset is Open8_Bus.Reset;
|
|
alias uSec_Tick is Open8_Bus.uSec_Tick;
|
|
|
constant User_Addr : std_logic_vector(15 downto 4)
|
constant User_Addr : std_logic_vector(15 downto 4)
|
:= Address(15 downto 4);
|
:= Address(15 downto 4);
|
|
|
alias Comp_Addr is Open8_Bus.Address(15 downto 4);
|
alias Comp_Addr is Open8_Bus.Address(15 downto 4);
|
signal Addr_Match : std_logic := '0';
|
signal Addr_Match : std_logic := '0';
|
© copyright 1999-2024
OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.