OpenCores
URL https://opencores.org/ocsvn/open8_urisc/open8_urisc/trunk

Subversion Repositories open8_urisc

[/] [open8_urisc/] [trunk/] [VHDL/] [o8_trig_delay.vhd] - Diff between revs 274 and 275

Go to most recent revision | Show entire file | Details | Blame | View Log

Rev 274 Rev 275
Line 33... Line 33...
--   0x1   AAAAAAAA Delay Time  Byte 1                     (RW)
--   0x1   AAAAAAAA Delay Time  Byte 1                     (RW)
--   0x2   AAAAAAAA Delay Time  Byte 2                     (RW)
--   0x2   AAAAAAAA Delay Time  Byte 2                     (RW)
--   0x3   AAAAAAAA Pulse Width Byte 0                     (RW)
--   0x3   AAAAAAAA Pulse Width Byte 0                     (RW)
--   0x4   AAAAAAAA Pulse Width Byte 1                     (RW)
--   0x4   AAAAAAAA Pulse Width Byte 1                     (RW)
--   0x5   AAAAAAAA Pulse Width Byte 2                     (RW)
--   0x5   AAAAAAAA Pulse Width Byte 2                     (RW)
--   0x6   EDCBAA-- Time Configuration                     (RW*)
--   0x6   EDCBAA-- Timer Configuration                    (RW*)
--                  A: Interrupt Select
--                  A: Interrupt Select
--                   00 - Disabled
--                   00 - Disabled
--                   01 - Interrupt on trigger event
--                   01 - Interrupt on trigger event
--                   10 - Interrupt on delay done
--                   10 - Interrupt on delay done
--                   11 - Interrupt on pulse done
--                   11 - Interrupt on pulse done

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.